Voltage Sag Compensation in Fourteen Bus System during Line Interruption Using Interline Dynamic Voltage Restorer
Abstract
This paper deals with power quality improvement in fourteen bus system (FBS) using IDVR. Investigations were carried out to find the improvement of real and reactive power by employing IDVR during line outage condition. The closed loop responses of PI, PID and FL controlled systems are modelled and simulated using simulink and the results are obtained. Load flow studies were conducted for healthy system, FBS with line outage and FBS with line outage with inclusion of IDVR. The simulation studies indicate that, the voltage under line outage condition with IDVR is almost equal to the voltage under healthy condition. The Responses of closed loop systems with PI, PID and FLC are compared and the analysis shows the improvement in dynamic response in terms of settling time and steady state error. The advantages of proposed system is improved voltage stability, flexibility to control real and reactive powers and concluded that FLC based IDVR system had better time response. The prototype for four bus system with IDVR is modelled and the results are obtained.
Keywords
Full Text:
PDFDOI: http://doi.org/10.11591/ijeecs.v7.i3.pp655-667
Refbacks
- There are currently no refbacks.
This work is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License.
Indonesian Journal of Electrical Engineering and Computer Science (IJEECS)
p-ISSN: 2502-4752, e-ISSN: 2502-4760
This journal is published by the Institute of Advanced Engineering and Science (IAES) in collaboration with Intelektual Pustaka Media Utama (IPMU).