# Design and simulation of a double boost switched capacitor multilevel inverter

# Shaik Abdul Khadar<sup>1</sup>, Yassin Mohamed Shuaib<sup>1</sup>, Vijayakumar Arun<sup>2</sup>, Murat Karakilic<sup>3</sup>, Jammy Ramesh Rahul<sup>4</sup>

<sup>1</sup>Department of Electrical and Electronics Engineering, B.S. Abdur Rahman Crescent Institute of Science and Technology, Chennai, India <sup>2</sup>Department of Electrical and Electronics Engineering, Mohan Babu University, Tirupati, India <sup>3</sup>Department of Computer Engineering, Igdir University, Igdir, Turkey

<sup>4</sup>Department of Electrical and Electronics Engineering, GVP College of Engineering (A), Visakhapatnam, India

# **Article Info**

### Article history:

Received Jul 24, 2024 Revised Nov 19, 2024 Accepted Nov 30, 2024

#### Keywords:

Multilevel inverter Pulse width modulation Switched capacitor Total harmonic distortion Voltage boosting

# ABSTRACT

This article presents an innovative boost inverter configuration that produces a nine-level double voltage augmentation waveform. A significant drawback of conventional multilevel inverters (MLIs) lies in their dependence on conversion for elevating the voltage, particularly applied in conjunction with renewable energy sources. The proposed methodology, characterized by its double voltage boosting capacity, mitigates this challenge by automatically enhancing the input voltage. Switched-capacitor multilevel inverters (SC-MLIs) represent a prevalent category within the realm of MLIs. This paper presents a double boost switched capacitor inverter (DB-SCI) designed to address critical issues involving the increased use of semiconductor switches, DC sources, and capacitors. The proposed DB-SCI achieves a nine-level resultant voltage utilizing a single DC source, 8 switches, and 3 capacitors. It can amplify the output voltage with a gain of two. Moreover, the DB-SCI employs a level-shifted pulse width modulation (PWM) approach to augment the resultant voltage and enhance the output voltage's quality. The article assesses the effectiveness and feasibility of the DB-SCI under various modulation indices using MATLAB/Simulink. The comparison study of MLI topologies is presented.

This is an open access article under the <u>CC BY-SA</u> license.



#### **Corresponding Author:**

Yassin Mohamed Shuaib Department of Electrical and Electronics Engineering B. S. Abdur Rahman Crescent Institute of Science and Technology Chennai, Tamil Nadu, India Email: mdshuaiby@crescent.education

#### 1. INTRODUCTION

Ensuring access to electrical energy in rural areas is crucial for enhancing sustainable living standards. A top priority in numerous developing countries is electromagnetic compatibility [1] when evaluating factors such as site suitability, power conversion methods, installation, maintenance expenses and complexities. Compared with wind farms, grid-connected solar photovoltaic systems (PVS) have emerged as a more favorable option [2]. To assess the system's efficacy across diverse operating conditions, this section conducts a thorough examination of grid-connected PVs. Additionally, it outlines the design of the voltage source control unit, which encompasses fuzzy rules for the current regulator [3]. Distributed renewable energy generation systems are extensively utilized to achieve net-zero carbon emissions, primarily because of their heightened reliability, diminished environmental impact, economical cost-effectiveness, and adaptable system nature [4], [5]. The schematic representation in Figure 1 illustrates the decentralized renewable

energy production system, with inverters serving as crucial components for power conversion and transmission. MLIs find widespread application across various domains, such as electric vehicles (EVs), renewable energy systems (RESs), and flexible AC transmission systems. Compared with traditional twolevel inverters, MLIs offer numerous advantages, such as minimal total harmonic distortion (THD), a decreased voltage rate of change on switches, and a reduced switching frequency [6], [7]. Typically, traditional MLIs are categorized as neutral-point clamped (NPC) inverters, flying-capacitor (FC) inverters and cascaded H-bridge (CHB) inverters. Nevertheless, NPC multilevel inverters (MLIs) face challenges related to capacitor voltage imbalances, which are similar to those encountered in FC MLIs, which rely on multiple capacitors to achieve suitable output levels [8]. CHB inverters, on the other hand, can produce more levels through the utilization of multiple H-bridge cells. Nonetheless, the necessity for numerous isolated DC sources restricts their applicability. Given the rapid progression in the power sector, it is imperative to explore novel MLIs with reduced components, increased output voltage levels and enhanced conversion efficacy [9]-[11]. In recent years, the integration of switched capacitor (SC) technology with MLIs has been adopted to minimize the device count and streamline control mechanisms [12]-[16]. SC, characterized by its nonmagnetic structure comprising switching devices and capacitors, has advantages such as compact size and elevated power density. Moreover, owing to the inherent boosting capability of the SC structure, it can establish a direct connection between the DC input and the AC output, thereby mitigating the necessity for excessively high duty ratios in DC links and enhancing inverter efficiency. A five-level SC inverter was proposed in [17], which is capable of generating a multilevel voltage from a DC source and facilitating a voltage boost. However, the limited 5-level output results in increased THD. The 7-level SC topology introduced in [18] reduces the number of switching devices through collaboration among series capacitors. Nonetheless, achieving capacitor voltage balance necessitates a complex modulation algorithm [19]. New structures of multilevel converters are discussed in [20]-[22] offering the capacity to generate higher levels with fewer switches, albeit requiring substantial capacitors and voltage balancing circuits.

A novel proposal for a switched diode MLI structure was proposed by Alishah et al. [23]. The number of positive levels lies in the series-connected cell count. As the number of series-connected cells increases, the quantity of active or conducting switches increases, resulting in a substantial increase in conduction losses. Therefore, power dissipation may take place. An H-bridge unit is needed to produce a negative voltage level within this framework. Hosseinzadeh et al. [24] introduced the SDMLI, which incorporates fewer devices to produce 7 levels with equivalent source values. The authors outlined two distinct methods [25], [26] for determining the DC source value to create a high-stepped output level while reducing the switch count. In this configuration, an RL load is not suitable because of the reverse current. This issue was addressed by Alishah et al. [27], who presented a method that allows bidirectional flow of current, albeit requiring additional switches and driver circuits. Additionally, with increasing levels, there is an increase in switches, resulting in high conduction loss. Seifi et al. [28] introduced a 3-level novel CHB MLI with 5 switches, 3 sources, and 1 diode. Despite the reduced number of switches and driver circuitries, the total blocking voltage (TBV) in this system was significantly elevated [29], [30]. In this manuscript, a novel SCMLI is introduced. By employing a series-parallel conversion technique involving capacitors and a DC source, the newly designed inverter is capable of producing numerous output levels while utilizing fewer power devices. This inverter is suitable for autonomously powering inductive loads.



Figure 1. Distributed renewable energy generation system

This examination of the literature suggests the potential for novel topologies featuring a reduced quantity of devices in high boosting factor configurations. The principal objective of this manuscript is to introduce a novel layout of the inverter through the utilization of the switched-capacitor methodology, incorporating the following significant elements: utilization of a singular DC voltage source, ability to produce up to nine voltage levels employing 8 switches, double the voltage amplification (V<sub>o</sub>: V<sub>in</sub>=2), self-balanced voltage of the SC, spontaneous generation of polarity, and decreased voltage rating of the switch components. This article is presented as follows: Section 2 outlines the circuit description and operational modes of the proposed inverter. Section 3 presents a comparison study of MLI topologies with the proposed inverter. Section 4 presents the simulation results along with a discussion. Section 5 provides the conclusions of the article.

# 2. PROPOSED DB-SCI TOPOLOGY

# 2.1. Circuit description

A 9 L-DB SCI is shown in Figure 2, consisting of 8 switches, 3 capacitors, 2 Diodes, and 1 DC source. The selection between the IGBT (or) MOSFET for the switches is dependent on the specific applications at hand. The suggested inverter possesses the ability to increase voltage levels. The proposed 9 L-DB-SCI MLI is capable of achieving various voltage levels, including  $0, \pm 0.5V_{in}, \pm V_{in}, \pm 1.5V_{in}$ , and  $\pm 2V_{in}$ . The conduction states of the proposed 9 L-DB SCI MLI configuration for all voltage levels are displayed in Figure 3. In the 9 L-DB SCI, the DC-link capacitor is utilized to divide the input voltage equally, there by generating voltage levels of  $\pm 0.5 V_{in}$  and  $\pm 1.5 V_{in}$ .



Figure 2. Proposed DB-SCI 9-level inverter circuit

#### 2.2. Operating principle

The operational statuses of various devices are presented in Table 1, where  $S_1 - S_4$  are compliant with  $S_1'-S_4'$ , encompassing the activated and deactivated conditions of the power switches and capacitors. The operational statuses of devices are denoted by 1/0, specifically ON/OFF. Under the assumption of a pure resistive current scenario, this section concentrates on the DB-SCI modes of operation throughout the positive half cycle under constant conditions. Where:

$$\begin{aligned} S_1 S_2 &= \overline{S_1} \overline{S_2} \\ S_3 S_4 &= \overline{S_3} \overline{S_4} \end{aligned}$$

Level 1: in this mode, a +2  $V_{dc}$  output level is generated. Switches  $S_1$ ,  $S_2$ ,  $S_3$ ', and  $S_4$ ' are in the ON position, as shown in Figure 3(a), whereas all other switches remain OFF. Capacitor  $C_1$  discharges, contributing to the output voltage, whereas  $C_2$  charges. The capacitors and DC source are arranged to produce the maximum output voltage.

Level 2: in this mode, the output is +1.5 V<sub>dc</sub>. Switches S<sub>1</sub>, S<sub>2</sub>, S<sub>3</sub>, and S<sub>4</sub>' are turned ON, as shown in Figure 3(b). The overall voltage is slightly lower than the maximum voltage because of C<sub>3</sub> discharging. Capacitor C<sub>3</sub> discharges alongside C<sub>1</sub>, whereas C<sub>2</sub> continues to charge, resulting in a slightly lower voltage.

Level 3: this mode produces an output of +1  $V_{dc}$ . As shown in Figure 3(c), switches S<sub>1</sub>, S<sub>2</sub>', S<sub>3</sub>', and S<sub>4</sub>' are ON, whereas the others are OFF. C<sub>1</sub> charges while also contributing to the output voltage. The output is lower than in previous levels since only C<sub>1</sub> is involved in the process.

Level 4: in this mode,  $C_1$  and  $C_2$  maintain a voltage of  $V_{in}$ , whereas  $C_3$  holds 0.5  $V_{in}$ . As shown in Figure 3(d), when  $S_2$  turns ON, diode  $D_1$  performs forward, clamping SC  $C_1$  to the  $V_{in}$  level and placing it in parallel with the DC source. When the floating capacitor  $C_3$  discharges through the load, switches  $S_1$ ,  $S_3$ , and  $S_4$  are ON, producing an output of 0.5  $V_{in}$ .

Level 5: in this mode, the output voltage is 0  $V_{dc}$ . As illustrated in Figure 3(e), all switches except S<sub>1</sub>, S<sub>3</sub>, S<sub>4</sub>, and S<sub>2</sub>' are OFF. With no DC supply.

Similarly, the modes of operation for negative levels of  $0.5V_{dc}$ ,  $1V_{dc}$ ,  $1.5V_{dc}$ , and  $2V_{dc}$  are shown in Figures 3(f)-(i), respectively.



Figure 3. Switching states of the proposed DB-SCI topology: (a)  $2V_{dc}$ , (b)  $1.5V_{dc}$ , (c)  $1V_{dc}$ , (d)  $0.5V_{dc}$ , (e)  $0V_{dc}$ , (f)  $-0.5V_{dc}$ , (g)  $-1V_{dc}$ , (h)  $-1.5V_{dc}$ , and (i)  $-2V_{dc}$ 

#### 2.3. Capacitor voltage balancing

In SCMLIs, the inherent ability of the capacitors to balance their own voltage eliminates the need for complex control algorithms and additional voltage-balancing circuits. Voltage equilibrium across the capacitors is achieved by connecting them in parallel with the DC source during charging and in series during discharging. The proposed topology employs this same principle via the LSPWM technique to ensure self-balancing of the capacitors. In this configuration, both capacitors charge to half the input voltage at zero and  $\pm V_{dc}$  voltage levels. During the positive half-cycle of 1 V<sub>dc</sub> and 2 V<sub>dc</sub> voltage levels, capacitor C<sub>1</sub> discharges, whereas C<sub>2</sub> discharges during the negative half-cycle of these levels. As illustrated in Figure 4, C<sub>3</sub> discharges during the positive cycle and charges during the negative cycle. Furthermore, the LSPWM technique guarantees ampere-second balance across both capacitors, indicating that the capacitors in the proposed MLI are self-balancing. In terms of boost and multilevel output, the proposed architecture allows for a twofold voltage increase and generates a nine-level output. This feature improves the overall performance of the inverter while enhancing its versatility and functionality.

# 2.4. Sizing of the capacitors

It is determined by various parameters in inverters, such as the longest discharging period, voltage ripple, output frequency, and load. In the topology being suggested, capacitors  $C_1$  and  $C_2$  experience equal longest discharging periods at  $+1V_{dc}$  and  $-1V_{dc}$  voltage levels, respectively. The longest discharging time intervals for  $C_1$  and  $C_2$  are noted as  $t_6 - t_3$  and  $t_{14} - t_{11}$  from Figure 4. The discharge amount during these intervals can be calculated accordingly via (1) and (2).



Figure 4. Capacitor waveform with 9-level output voltage

$$\Delta Q_{c1} = \int_{t_2}^{t_6} I_L \sin(2\pi f_0 t) dt$$
 (1)

$$\Delta Q_{c2} = \int_{t_{11}}^{t_{14}} I_L \sin(2\pi f_o t) dt$$
<sup>(2)</sup>

$$\Delta Q_{c3} = 2(\int_{t_1}^{t_2} I_L \sin(2\pi f_o t) dt + \int_{t_3}^{t_4} I_L \sin(2\pi f_o t) dt)$$
(3)

The capacitances for the proposed configuration are derived by taking into account the maximum acceptable ripple voltage factor k. The capacitance values are determined via (3).

$$C_1 = C_2 = C_3 \ge \frac{\Delta Q_{c2}}{KV_{c2}}$$
(4)

Here,  $V_{c2}$  represents the rated voltage across capacitor  $C_2$ .

The voltage fluctuations of the capacitor during its charging period will result in voltage ripple loss (*Pr*). From (4), the voltage ripple for the capacitors is given as:

$$\Delta V_{c1} = \frac{\Delta Q_{c1}}{C_1}$$

$$\Delta V_{c2} = \frac{\Delta Q_{c2}}{C_2}$$

$$\Delta V_{c3} = \frac{\Delta Q_{c3}}{C_3}$$
(5)

Finally, the voltage ripple loss for the capacitors over one fundamental cycle period can be obtained as:

$$P_{r1} = \frac{f_0 C_1 \Delta V_{c1}^2}{2} = P_{r2} = \frac{f_0 C_2 \Delta V_{c2}^2}{2} = P_{r3} = \frac{f_0 C_3 \Delta V_{c3}^2}{2}$$
(6)

The ripple loss is identical for both capacitors since their behavior is symmetric in both positive and negative half cycles.

#### 2.5. Modulation strategy

There are numerous modulation techniques that can be employed to acquire the staircase output waveform for an MLI. These modulation strategies necessitate the comparison of carrier waves with a reference wave. Various carrier waveforms at different frequencies have been utilized in different LS-SPWM techniques to evaluate the THD of MLI. This suggested configuration is controlled via phase disposition (PD), phase opposition disposition (POD), alternative phase opposition disposition, variable frequency phase disposition (VFPD), variable frequency phase opposition disposition (VFPD), variable frequency phase opposition disposition (VFPOD), and variable frequency alternative phase position disposition (VFAPOD)-SPWM techniques. The carrier waveforms employed include triangular, sawtooth, and reverse sawtooth, whereas a sine wave serves as the reference waveform throughout the entire switching process. To generate the 9-level output waveforms. Within the proposed framework, a sinusoidal waveform with a frequency of 50 Hz is consistently compared with eight carrier waveforms. In the phase disposition strategy, all carrier signals are synchronized, as shown in Figure 5.



Figure 5. LS-PWM PD arrangement of carriers for 9-level inverter

This particular methodology uses eight carrier signals to produce a nine-level output voltage. Its functionality centers on comparing a sinusoidal reference waveform with vertically shifted carrier waveforms. Carrier signals above the zero axis exhibit identical frequency, amplitude, and phase alignment. On the other hand, carrier waves below the zero axis display matching frequency and amplitude but are in phase, albeit phase-shifted by 180<sup>o</sup> compared with carrier waveforms above the zero axis. In the context of alternative phase opposition disposition, each carrier waveform shares the same frequency and amplitude but undergoes a phase shift of 180<sup>o</sup> from its neighboring carrier. Notably, odd carrier waveforms are in phase but 180<sup>o</sup> out of phase with even carrier waves. The variable-frequency phase disposition technique involves maintaining phase synchrony among all carriers while adjusting their frequencies. Like other methodologies, this approach uses eight carrier signals to generate a 9-level output voltage through the comparison of a sinusoidal reference waveform with vertically shifted carrier waveforms. Carrier signals above the zero axis exhibit alternating frequencies with identical amplitudes and phase alignment. Conversely, carrier waves below the zero axis demonstrate alternating frequencies and equal amplitudes and are in phase but are phase-

shifted by 180<sup>o</sup> compared with their counterparts above the zero axis, as is the case for the VFPOD-PWM. Similarly, in VFAPOD, each carrier waveform within the variable-frequency alternative phase opposition disposition approach features alternating frequencies and amplitudes, along with a 180<sup>o</sup> phase shift from its adjacent carrier. Although odd carrier waveforms show phase alignment, they are 180<sup>o</sup> out of phase with even carrier waves.

### 3. COMPARISON STUDY WITH RECENT MLI TOPOLOGIES

A thorough comparative analysis of the proposed topology with previously published MLIs configurations is conducted. Table 2 presents a comparative assessment of NL, NSW, ND, NC, the number of driver circuits (NDR), the number of DC sources (NDC), the per unit TSV, VG, the need for H-bridge circuitry, and overall efficiency.

Zeng *et al.* [31], a 9-level voltage output is generated with ten switches, four diodes, four capacitors, and one DC source but lacks voltage boosting. Liu *et al.* [32] achieved double voltage enhancement with fewer capacitors but increased the number of active power switches to twelve and the per-unit TSV to ten. Liu *et al.* [33] reduces the switch count to nine for dual voltage boosting but requires an H-bridge circuit, resulting in higher switch voltage stress and TSV. Lee *et al.* [34], four DC sources generate a 9-level voltage output, eliminating voltage boosting. Barzegearkhoo *et al.* [35] creates a 9-level output voltage waveform with ten switches and two switched capacitors, with voltage boosting limited to a factor of two. Taghvgie *et al.* [36] developed a quadruple voltage-boosted 9-level output with nineteen switches for quadruple voltage boosting but requires three switched capacitors for the 9-level output waveform. Zhang *et al.* [38] uses ten switches and three capacitors to produce a 9-level output voltage, achieving high efficiency (98.3%) while delivering 1 kW of power but without voltage boosting. The researchers [39] and [40] describe 9-level output voltage waveforms using nine switches. A quadruple boost 9-level topology in [41] employs 8 switches and two capacitors to produce a 9-level voltage with reduced voltage stress and three switched capacitors to produce a 9-level topology in [41] employs 8 switches and two capacitors to produce a 9-level voltage with double boosting capability, featuring lower switch voltage stress and a reduced TSV.

Figure 6 depicts the comparative bar diagram representation of MLI topologies with proposed one in terms of devices as shows in Figure 6(a) with the number of devices for the references in Table 2 through a bar chart, showing the proposed inverter's lower device count than those of the other 9-level designs. Figure 6(b) compares the efficiency performance with that of other inverter topologies.

| rable 2. Comparison with recently, reported similar will's |    |     |    |     |    |       |    |          |  |  |
|------------------------------------------------------------|----|-----|----|-----|----|-------|----|----------|--|--|
| Ref.                                                       | NL | NSW | ND | NDC | NC | TSVpu | VG | H Bridge |  |  |
| [31]                                                       | 9  | 10  | 4  | 1   | 4  | 7.25  | 1  | Y        |  |  |
| [34]                                                       | 9  | 10  | 0  | 4   | 0  | 6     | 1  | Y        |  |  |
| [38]                                                       | 9  | 10  | 0  | 1   | 4  | 6.25  | 1  | Ν        |  |  |
| [32]                                                       | 9  | 12  | 2  | 2   | 2  | 10    | 2  | Y        |  |  |
| [33]                                                       | 9  | 9   | 2  | 1   | 2  | 6.5   | 2  | Y        |  |  |
| [40]                                                       | 9  | 9   | 1  | 1   | 4  | 5     | 2  | Ν        |  |  |
| [35]                                                       | 9  | 10  | 1  | 1   | 2  | 6     | 2  | Y        |  |  |
| DB SCMLI                                                   | 9  | 8   | 2  | 1   | 3  | 5     | 2  | Ν        |  |  |

Table 2. Comparison with recently, reported similar MLIs

Where NL = number of levels, Nsw = number of switches, ND = number of the Diode, NDC=number of sources, NC = number of the capacitor, TSV -Total standing voltage, VG = Voltage gain



Figure 6. Comparison of the proposed topology on the basis of (a) number of switches and (b) topology efficiency

# 4. SIMULATION AND RESULTS

To investigate the ability of the proposed MLI to produce a specified stepped output voltage waveform via the proposed algorithm, a simulation was conducted via MATLAB/Simulink. Figure 7 depicts the voltage and current waveforms under different loads, modulation indices, and frequencies, as shown in Figures 7(a)-(d), respectively, while Table 3 presents the parameters for various PWM techniques at different modulation indices.

The analysis assumes that the on-state resistance and forward voltage drop of the power switches are minimal and that the capacitor is sufficiently large, the voltage fluctuation is minimal, and the inverter has reached a stable condition. This investigation delineates the operational conditions of the inverter under a resistive load scenario. In the presence of an inductive load, a distinct pathway in each of the inverter's operational statuses corresponds to the forward current pathway, enabling the integration of inductive loads into the proposed framework devoid of supplementary voltage regulation requirements.

The performance verification of the DB-SCI arrangement is conducted via the PD-PWM method, which is simulated in MATLAB/Simulink. A 9-level waveform with voltages of 0, ±80, ±160, ±240, and ±320 is the resultant waveform. The parameters for the simulation study are V=160 V<sub>dc</sub>, 50 mH, and 100  $\Omega$  Figure 7(a) shows the voltage and current waveforms, Figure 7(b) shows the output waveforms for different load conditions, Figure 7(c) shows the simulation output waveforms for different MI variations, and Figure 7(d) presents the waveforms for different MIs and frequencies. DB-SCI generates a 9-level waveform with accompanying harmonic spectra in Figure 8 at a modulation index (MI) =1. The produced voltage waveform exhibits in Figure 8(a) with THD of 13.74%, with a maximum fundamental voltage of 320.1 V. Dominant harmonic orders are observed at the 18<sup>th</sup>, 22<sup>nd</sup>, and 40<sup>th</sup> positions. Figure 8(b) Current harmonic spectra of 2.91 are observed. Similarly, for varying MIs, the data were simulated for other level-shifted PWM methods and are tabulated in Table 3. The comprehensive analysis indicates that a modulation index of 1 yields superior harmonic spectra compared with other modulation indices.

Table 3. Proposed inverter simulation parameters

| S. No | Parameter             | Values             |
|-------|-----------------------|--------------------|
| 1     | Input voltage (Vin)   | 160 V              |
| 2     | Output voltage (Vout) | 320 V              |
| 3     | Inductor              | 50 mH              |
| 4     | RL Load               | 100 ohm            |
| 5     | fc, fc2               | 1,000 Hz, 2,000 Hz |
| 6     | Fr                    | 50 Hz              |



Figure 7. Voltage and current waveform of MLI under various conditions: (a) R=100 ohm, L=50 mH load, (b) different RL loads, (c) different Mis, and (d) different MIs and frequencies



Figure 8. Harmonic waveforms (a) analysis of the voltage FFT and (b) analysis of the current FFT (MI= 1)



Figure 9. Comparison representation of PWM techniques (a) voltage THD vs MI and (b) current THD vs MI

Figure 9 presents graphical charts representing the voltage THD and current THD for various PWM techniques across different modulation indices in Figures 9(a) and (b), respectively. The graphical analysis of the voltage THD and current THD for various PWM techniques across different modulation indices reveals distinct trends. For the PD technique, the voltage THD consistently increases as the modulation index decreases, whereas the current THD remains relatively stable with slight variations. The POD technique results in a similar increasing trend in the voltage THD but with more noticeable fluctuations in the current THD. The APOD technique shows a steady increase in the voltage THD with minor fluctuations in the current THD, indicating consistent performance.

VFPD demonstrates an increasing trend in both the voltage and current THD as the modulation index decreases, suggesting greater distortion at lower modulation indices. VFPOD presents significant fluctuations in both the voltage and current THD, indicating variability and potential instability across different modulation indices. Finally, VFAPOD shows a consistent increase in the voltage THD with relatively minor fluctuations in the current THD, maintaining a more stable performance than the other techniques do. These observations highlight the impact of modulation indices on THD and underscore the importance of selecting appropriate PWM techniques on the basis of specific performance criteria.

The efficacy of the proposed topology is proven through a simulation setup, where critical parameters such as the root mean square (RMS), (%THD), peak voltage and current are evaluated. Table 4 shows the simulation findings of all the techniques. The utilization of the variable-frequency PD technique with a modulation index (MI) of 1 leads to an improved THDv of 13.28% and THDi of 3.94%. The viability and efficacy of the suggested MSDBSCI are confirmed by the simulation results. A comparison of the implemented MLI with the conventional MLI is shown in Table 5.

| Table 4. Simulation findings |                  |             |             |                                    |        |               |       |  |  |  |  |
|------------------------------|------------------|-------------|-------------|------------------------------------|--------|---------------|-------|--|--|--|--|
|                              |                  | FFT I       | PLOT        | Harmonics level with various order |        |               |       |  |  |  |  |
| PWM techniques               | Modulation index | Voltage TUD | Cumont TUD  | Voltage                            |        | Current       |       |  |  |  |  |
|                              |                  | voltage THD | Current THD | DC components                      | VRMS   | DC components | IRMS  |  |  |  |  |
|                              | 1                | 13.74       | 2.9         | 0.5386                             | 226.3  | 0.004461      | 1.501 |  |  |  |  |
|                              | 0.95             | 15.64       | 4.2         | 0.2526                             | 215    | 0.01021       | 1.424 |  |  |  |  |
| PD                           | 0.9              | 16.8        | 3.48        | 0.3033                             | 203.7  | 0.001234      | 1.351 |  |  |  |  |
|                              | 0.85             | 17.06       | 3.52        | 1.037                              | 192.4  | 0.006156      | 1.275 |  |  |  |  |
|                              | 0.8              | 17.11       | 3.44        | 1.299                              | 180.9  | 0.002835      | 1.2   |  |  |  |  |
|                              | 1                | 13.47       | 6.85        | 0.01584                            | 226.9  | 0.000339      | 1.529 |  |  |  |  |
|                              | 0.95             | 15.56       | 5.82        | 4.427606                           | 215.3  | 0.000388      | 1.446 |  |  |  |  |
| POD                          | 0.9              | 16.77       | 6.92        | 5.11E+06                           | 203.6  | 0.00053       | 1.358 |  |  |  |  |
|                              | 0.85             | 16.98       | 6.62        | 0.01581                            | 191.7  | 0.000718      | 1.271 |  |  |  |  |
|                              | 0.8              | 16.92       | 8.16        | 0.003954                           | 181    | 0.000533      | 1.204 |  |  |  |  |
| APOD                         | 1                | 13.73       | 3           | 0.3325                             | 226.3  | 0.0018        | 1.501 |  |  |  |  |
|                              | 0.95             | 15.6        | 3.36        | 0.3048                             | 215    | 0.0017        | 1.426 |  |  |  |  |
|                              | 0.9              | 16.807      | 3.6         | 0.3205                             | 203.7  | 0.0016        | 1.351 |  |  |  |  |
|                              | 0.85             | 17.01       | 3.6         | 0.273                              | 192.4  | 0.001596      | 1.276 |  |  |  |  |
|                              | 0.8              | 17.14       | 3.51        | 0.2612                             | 181.1  | 0.001516      | 1.201 |  |  |  |  |
|                              | 1                | 13.28       | 3.54        | 0.3094                             | 226.5  | 0.002027      | 1.502 |  |  |  |  |
|                              | 0.95             | 15.25       | 4.2         | 0.2219                             | 215.6  | 0.005364      | 1.429 |  |  |  |  |
| VFPD                         | 0.9              | 16.52       | 4.59        | 0.5428                             | 204.4  | 0.007205      | 1.355 |  |  |  |  |
|                              | 0.85             | 16.57       | 4.55        | 0.3762                             | 192.7  | 0.005986      | 1.278 |  |  |  |  |
|                              | 0.8              | 17.31       | 4.37        | 0.3565                             | 181.16 | 0.005664      | 1.203 |  |  |  |  |
|                              | 1                | 14.77       | 11.28       | 0.03569                            | 226.5  | 0.001736      | 1.522 |  |  |  |  |
|                              | 0.95             | 16.57       | 11.69       | 0.007926                           | 214.2  | 0.002243      | 1.431 |  |  |  |  |
| VFPOD                        | 0.9              | 17.05       | 16.47       | 0.01189                            | 202.2  | 0.002853      | 1.366 |  |  |  |  |
|                              | 0.85             | 15.66       | 14.95       | 0.01983                            | 191    | 0.003022      | 1.258 |  |  |  |  |
|                              | 0.8              | 16.11       | 23.54       | 0.777928                           | 180.1  | 0.002809      | 1.188 |  |  |  |  |
|                              | 1                | 14.15       | 4.96        | 0.5836                             | 226.5  | 0.000314      | 1.501 |  |  |  |  |
|                              | 0.95             | 15.95       | 5.37        | 0.9325                             | 214.8  | 0.01031       | 1.424 |  |  |  |  |
| VFAPOD                       | 0.9              | 16.8        | 5.66        | 1.466                              | 203.7  | 0.001058      | 1.35  |  |  |  |  |
|                              | 0.85             | 16.8        | 5.44        | 1.027                              | 192.4  | 0.007591      | 1.276 |  |  |  |  |
|                              | 0.8              | 17.11       | 4.86        | 1.299                              | 170.11 | 0.009384      | 1.2   |  |  |  |  |

### Table 5. Comparison between the proposed MLI and traditional MLIs

| Parameter | CML | DCMLI | FCML | DB-SCI |
|-----------|-----|-------|------|--------|
| NL        | 9   | 9     | 9    | 9      |
| NS        | 16  | 16    | 16   | 8      |
| ND        | 0   | 28    | 0    | 2      |
| NCD       | 0   | 28    | 0    | 0      |
| NDC       | 4   | 1     | 1    | 0      |
| NBC       | 0   | 0     | 28   | 3      |
| NGD       | 16  | 16    | 16   | 8      |

\*NL, NS, ND, NC, NDC, NCD, NBC, NG: indicates the number of levels,

Switches, diodes, capacitors, DC sources, clamping diodes, balancing capacitor, Gate drivers

#### 5. CONCLUSION

This research endeavors to introduce a novel boost inverter that incorporates integrated subconscious equalization functionalities. The FCs demonstrate synchronized charging and discharging durations, thereby mitigating the requirement for substantial capacitance. The architecture, characterized by a reduced number of switches equipped with integrated polarity generators, yields advantages such as diminished power losses and enhanced efficiency in medium-voltage applications. A prominent drawback of traditional MLIs is their dependence on high-voltage DC–DC converters to increase voltage levels, particularly when harnessing renewable energy sources such as photovoltaic and fuel cells. The proposed framework effectively addresses this issue by providing a double voltage boost capability that autonomously elevates the input voltage. The developed nine-level converter undergoes simulation and validation via MATLAB software.

#### FUNDING INFORMATION

Authors state no funding involved.

# AUTHOR CONTRIBUTIONS STATEMENT

| Name of Author                                                                       | С            | Μ            | So           | Va                                                                                                                                                    | Fo           | Ι            | R            | D                                                                                                                                      | 0            | Е            | Vi           | Su           | Р            |  |
|--------------------------------------------------------------------------------------|--------------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--|
| Shaik Abdul Khadar                                                                   | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$                                                                                                                                          | $\checkmark$ | $\checkmark$ |              | $\checkmark$                                                                                                                           | ✓            | $\checkmark$ | $\checkmark$ |              | $\checkmark$ |  |
| Yassin Mohamed Shuaib                                                                |              | $\checkmark$ |              |                                                                                                                                                       |              | $\checkmark$ |              | $\checkmark$                                                                                                                           | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |              |  |
| Vijayakumar Arun                                                                     | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$                                                                                                                                          |              |              | $\checkmark$ |                                                                                                                                        |              | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |
| Murat Karakilic                                                                      | $\checkmark$ | $\checkmark$ |              | $\checkmark$                                                                                                                                          |              |              |              |                                                                                                                                        |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |              |  |
| Jammy Ramesh Rahul                                                                   | $\checkmark$ |              | $\checkmark$ | $\checkmark$                                                                                                                                          |              | $\checkmark$ |              | $\checkmark$                                                                                                                           | $\checkmark$ |              |              |              | $\checkmark$ |  |
| C: ConceptualizationIM: MethodologyRSo: SoftwareDVa: ValidationOFo: Formal analysisE |              |              |              | <ul> <li>Investigation</li> <li>Resources</li> <li>Data Curation</li> <li>Writing - Original Draft</li> <li>Writing - Review &amp; Editing</li> </ul> |              |              |              | <ul> <li>Vi : Visualization</li> <li>Su : Supervision</li> <li>P : Project administration</li> <li>Fu : Funding acquisition</li> </ul> |              |              |              |              |              |  |

#### CONFLICT OF INTEREST STATEMENT

Authors state no conflict of interest.

# DATA AVAILABILITY

The data that support the findings of this study are available on request from the corresponding author, Yassin Mohamed Shuaib. The data, which contain information that could compromise the privacy of research participants, are not publicly available due to certain restrictions.

#### REFERENCES

- [1] S. Karekezi and T. Ranja, *Renewable energy technologies in Africa*. 1997.
- [2] M. R. Islam, Y. Guo, and J. Zhu, "A Multilevel medium-voltage inverter for step-up-transformer-less grid connection of photovoltaic power plants," *IEEE Journal of Photovoltaics*, vol. 4, no. 3, pp. 881–889, 2014, doi: 10.1109/JPHOTOV.2014.2310295.
- [3] G. Anandhakumar, M. Venkateshkumar, and P. Shankar, "Intelligent controller based MPPT method for the photovoltaic power system," in 2013 International Conference on Human Computer Interactions (ICHCI), Aug. 2013, pp. 1–6, doi: 10.1109/ICHCI-IEEE.2013.6887790.
- [4] S. Bansal, Y. Zong, S. You, L. Mihet-Popa, and J. Xiao, "Technical and economic analysis of one-stop charging stations for battery and fuel cell EV with renewable energy sources," *Energies*, vol. 13, no. 11, p. 2855, Jun. 2020, doi: 10.3390/en13112855.
- [5] M. A. Velasquez, J. Barreiro-Gomez, N. Quijano, A. I. Cadena, and M. Shahidehpour, "Distributed model predictive control for economic dispatch of power systems with high penetration of renewable energy resources," *International Journal of Electrical Power & Energy Systems*, vol. 113, pp. 607–617, Dec. 2019, doi: 10.1016/j.ijepes.2019.05.044.
- [6] L. He, J. Sun, Z. Lin, and B. Cheng, "Capacitor-voltage self-balance seven-level inverter with unequal amplitude carrier-based APODPWM," *IEEE Transactions on Power Electronics*, vol. 36, no. 12, pp. 14002–14013, Dec. 2021, doi: 10.1109/TPEL.2021.3089620.
- [7] Y. V. P.Kumar and B. Ravikumar, "A simple modular multilevel inverter topology for the power quality improvement in renewable energy based green building microgrids," *Electric Power Systems Research*, vol. 140, pp. 147–161, Nov. 2016, doi: 10.1016/j.epsr.2016.06.027.
- [8] F. Guo, T. Yang, C. Li, S. Bozhko, and P. Wheeler, "Active modulation strategy for capacitor voltage balancing of three-level neutral-point-clamped converters in high-speed drives," *IEEE Transactions on Industrial Electronics*, vol. 69, no. 3, pp. 2276– 2287, Mar. 2022, doi: 10.1109/TIE.2021.3065605.
- [9] C. Wang, Y. Lu, M. Huang, and R. P. Martins, "A two-phase three-level buck converter with cross-connected flying capacitors for inductor current balancing," *IEEE Transactions on Power Electronics*, vol. 36, no. 12, pp. 13855–13866, Dec. 2021, doi: 10.1109/TPEL.2021.3084218.
- [10] H. K. Busireddy, M. M. Lokhande, R. R. Karasani, and V. B. Borghate, "A modified space vector PWM approach for nine-level cascaded h-bridge inverter," *Arabian Journal for Science and Engineering*, vol. 44, no. 3, pp. 2131–2149, Mar. 2019, doi: 10.1007/s13369-018-3363-3.
- [11] M. Saeedian, M. E. Adabi, S. M. Hosseini, J. Adabi, and E. Pouresmaeil, "A novel step-up single source multilevel inverter: topology, operating principle, and modulation," *IEEE Transactions on Power Electronics*, vol. 34, no. 4, pp. 3269–3282, Apr. 2019, doi: 10.1109/TPEL.2018.2848359.
- [12] M. Rawa et al., "Dual input switched-capacitor-based single-phase hybrid boost multilevel inverter topology with reduced number of components," *IET Power Electronics*, vol. 13, no. 4, pp. 881–891, Mar. 2020, doi: 10.1049/iet-pel.2019.0826.
- [13] K. P. Panda, P. R. Bana, and G. Panda, "A switched-capacitor self-balanced high-gain multilevel inverter employing a single DC source," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 67, no. 12, pp. 3192–3196, Dec. 2020, doi: 10.1109/TCSII.2020.2975299.
- [14] Y. Wang, Y. Yuan, G. Li, Y. Ye, K. Wang, and J. Liang, "A T-type switched-capacitor multilevel inverter with low voltage stress and self-balancing," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 68, no. 5, pp. 2257–2270, May 2021, doi: 10.1109/TCSI.2021.3060284.

- [15] Y. Nakagawa and H. Koizumi, "A boost-type nine-level switched capacitor inverter," *IEEE Transactions on Power Electronics*, vol. 34, no. 7, pp. 6522–6532, Jul. 2019, doi: 10.1109/TPEL.2018.2876158.
- [16] V. Arun, S. Prabhu, S. S. K. Reddy, and V. Kalaimagal, "Performance evaluation of variable frequency binary DC source multilevel inverter," in 2023 9th International Conference on Electrical Energy Systems (ICEES), Mar. 2023, pp. 143–146, doi: 10.1109/ICEES57979.2023.10110268.
- [17] M. Budagavi Matam, A. K. Devarasetty Venkata, and V. K. Mallapu, "Analysis and implementation of impedance source based switched capacitor multi-level inverter," *Engineering Science and Technology, an International Journal*, vol. 21, no. 5, pp. 869– 885, Oct. 2018, doi: 10.1016/j.jestch.2018.08.003.
- [18] S. S. Lee, "Single-stage switched-capacitor module (S3CM) topology for cascaded multilevel inverter," *IEEE Transactions on Power Electronics*, vol. 33, no. 10, pp. 8204–8207, 2018, doi: 10.1109/tpel.2018.2805685.
- [19] V. Arun, S. Prabhu, A. A. Stonier, and N. Prabaharan, "Novel multilevel inverter with new altered carrier PWM method," in 2023 9th International Conference on Electrical Energy Systems (ICEES), Mar. 2023, pp. 112–117, doi: 10.1109/ICEES57979.2023.10110081.
- [20] A. Ranjan, K. K. Gupta, L. Kumar, and S. Jain, "A switched-capacitors based multilevel boost inverter with single input source," in 2012 IEEE 5th India International Conference on Power Electronics (IICPE), Dec. 2012, pp. 1–6, doi: 10.1109/IICPE.2012.6450373.
- [21] V. Arun, S. Prabhu, A. A. Stonier, and B. Shanthi, "Design of novel structure nine level trinary source inverter," in 2023 9th International Conference on Electrical Energy Systems (ICEES), Mar. 2023, pp. 175–178, doi: 10.1109/ICEES57979.2023.10110112.
- [22] J.-S. Choi and F. Kang, "7-level PWM inverter employing series-connected capacitors paralleled to a single DC voltage source," *IEEE Transactions on Industrial Electronics*, vol. 62, no. 6, pp. 1–1, 2014, doi: 10.1109/TIE.2014.2370948.
- [23] R. S. Alishah, D. Nazarpour, S. H. Hosseini, and M. Sabahi, "Reduction of power electronic elements in multilevel converters using a new cascade structure," *IEEE Transactions on Industrial Electronics*, vol. 62, no. 1, pp. 256–269, Jan. 2015, doi: 10.1109/TIE.2014.2331012.
- [24] M. A. Hosseinzadeh, M. Sarebanzadeh, M. Rivera, E. Babaei, and P. Wheeler, "A reduced single-phase switched-diode cascaded multilevel inverter," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 9, no. 3, pp. 3556–3569, Jun. 2021, doi: 10.1109/JESTPE.2020.3010793.
- [25] N. Prabaharan, V. Arun, T. Chinnadurai, K. Arulkumar, A. R. A. Jerin, and K. Palanisamy, "Analysis of symmetric multilevel inverter using unipolar pulse width modulation for photovoltaic application," *Comptes rendus de l'Academie bulgare des Sciences*, vol. 71, no. 2, pp. 252–260, 2018.
- [26] R. Alishah, D. Nazarpour, S. H. Hosseini, and M. Sabahi, "Novel topologies for symmetric, asymmetric, and cascade switcheddiode multilevel converter with minimum number of power electronic components," *IEEE Transactions on Industrial Electronics*, vol. 61, no. 10, pp. 5300–5310, 2014, doi: 10.1109/TIE.2013.2297300.
- [27] R. S. Alishah, D. Nazarpour, S. H. Hosseini, and M. Sabahi, "Switched-diode structure for multilevel converter with reduced number of power electronic devices," *IET Power Electronics*, vol. 7, no. 3, pp. 648–656, Mar. 2014, doi: 10.1049/ietpel.2013.0208.
- [28] A. Seifi, M. Hosseinpour, A. Dejamkhooy, and F. Sedaghati, "Novel reduced switch-count structure for symmetric/asymmetric cascaded multilevel inverter," *Arabian Journal for Science and Engineering*, vol. 45, no. 8, pp. 6687–6700, Aug. 2020, doi: 10.1007/s13369-020-04659-4.
- [29] M. Karakılıç and M. N. Almalı, "Design of hybrid switched diode multilevel inverter using single DC source," *Journal of Electrical Engineering and Technology*, vol. 19, no. 7, pp. 4169–4180, Sep. 2024, doi: 10.1007/s42835-024-01832-9.
- [30] R. S. Alishah, K. Bertilsson, F. Blaabjerg, M. A. J. Sathik, and A. Y. Rezaee, "New Grid-Connected Multilevel Boost Converter Topology with Inherent Capacitors Voltage Balancing Using Model Predictive Controller," in 2020 22nd European Conference Power Electronics and Applications (EPE'20 ECCE Europe), Sep. 2020. 1 - 7. doi: on pp. 10.23919/EPE20ECCEEurope43536.2020.9215690.
- [31] J. Zeng, J. Wu, J. Liu, and H. Guo, "A quasi-resonant switched-capacitor multilevel inverter with self-voltage balancing for single-phase high-frequency AC microgrids," *IEEE Transactions on Industrial Informatics*, vol. 13, no. 5, pp. 2669–2679, Oct. 2017, doi: 10.1109/TII.2017.2672733.
- [32] J. Liu, K. W. E. Cheng, and Y. Ye, "A cascaded multilevel inverter based on switched-capacitor for high-frequency AC power distribution system," *IEEE Transactions on Power Electronics*, vol. 29, no. 8, pp. 4219–4230, Aug. 2014, doi: 10.1109/TPEL.2013.2291514.
- [33] J. Liu, J. Wu, J. Zeng, and H. Guo, "A novel nine-level inverter employing one voltage source and reduced components as high-frequency AC power source," *IEEE Transactions on Power Electronics*, vol. 32, no. 4, pp. 2939–2947, Apr. 2017, doi: 10.1109/TPEL.2016.2582206.
- [34] S. S. Lee, M. Sidorov, C. S. Lim, N. R. N. Idris, and Y. E. Heng, "Hybrid cascaded multilevel inverter (HCMLI) with improved symmetrical 4-level submodule," *IEEE Transactions on Power Electronics*, vol. 33, no. 2, pp. 932–935, Feb. 2018, doi: 10.1109/TPEL.2017.2726087.
- [35] R. Barzegarkhoo, M. Moradzadeh, E. Zamiri, H. Madadi Kojabadi, and F. Blaabjerg, "A new boost switched-capacitor multilevel converter with reduced circuit devices," *IEEE Transactions on Power Electronics*, vol. 33, no. 8, pp. 6738–6754, Aug. 2018, doi: 10.1109/TPEL.2017.2751419.
- [36] A. Taghvaie, J. Adabi, and M. Rezanejad, "A self-balanced step-up multilevel inverter based on switched-capacitor structure," *IEEE Transactions on Power Electronics*, vol. 33, no. 1, pp. 199–209, Jan. 2018, doi: 10.1109/TPEL.2017.2669377.
- [37] J. Liu, W. Lin, J. Wu, and J. Zeng, "A novel nine-level quadruple boost inverter with inductive-load ability," *IEEE Transactions on Power Electronics*, vol. 34, no. 5, pp. 4014–4018, May 2019, doi: 10.1109/TPEL.2018.2873188.
- [38] Y. Zhang, Q. Wang, C. Hu, W. Shen, D. G. Holmes, and X. Yu, "A nine-level inverter for low-voltage applications," *IEEE Transactions on Power Electronics*, vol. 35, no. 2, pp. 1659–1671, Feb. 2020, doi: 10.1109/TPEL.2019.2921015.
- [39] Y. Zhang *et al.*, "Power quality performance evaluation of multilevel inverter with reduced switching devices and minimum standing voltage," *IEEE Transactions on Industrial Electronics*, vol. 68, no. 4, pp. 5009–5022, Dec. 2019, doi: 10.1109/TIE.2018.2889632.
- [40] R. Barzegarkhoo, M. Farhangi, S. S. Lee, R. P. Aguilera, Y. P. Siwakoti, and J. Pou, "Nine-level nine-switch common-ground switched-capacitor inverter suitable for high-frequency AC-microgrid applications," *IEEE Transactions on Power Electronics*, vol. 37, no. 5, pp. 6132–6143, May 2022, doi: 10.1109/TPEL.2021.3131847.
- [41] V. Arun, S. Prabhu, N. Prabaharan, and B. Shanthi, "Modified structure 9-Level inverter (MS9LI) with reduced on-state switches," *IEEE Canadian Journal of Electrical and Computer Engineering*, 2023, doi: 10.1109/icjece.2022.3222215.

# **BIOGRAPHIES OF AUTHORS**



**Shaik Abdul Khadar (D) S (S)** completed his B.Tech. in the year 2016 on electrical and electronics engineering and M.Tech. in the year 2019 on power electronics from MB University, Tirupati. He is currently pursuing his Ph.D. His area of research is power electronics converters and Inverters. He can be contacted at email: abdulsvne@gmail.com.



**Dr. Yassin Mohamed Shuaib (D) (S) (E)** graduated in B.E in electrical and electronics engineering, M.E in power systems engineering and Ph.D. in electrical engineering at Jawaharlal Nehru Technological University, Telengana, India in November, 2015. Presently, he is working as professor of the department of electrical and electronics engineering at B. S. Abdur Rahman Crescent Institute of Science and Technology- A deemed to be University, Chennai, Tamil Nadu, India. He is having more than 20 years of teaching experience in the department of electrical and electronics engineering. His research area is power quality, power system. He can be contacted at email: mdshuaiby@crescent.education.



**Dr. Vijayakumar Arun D X S** received the B.Tech. degree in electrical and electronics engineering from SRM University, Chennai, India, in 2007 and received the M.E. degree in power systems engineering from the Anna University of Technology, Coimbatore, India, in 2009, and the Ph.D. degree from The Annamalai University University, India, in 2016. He has more than fifteen years of professional experience in research and teaching. He has published 35 research papers in refereed international journals and 25 research papers in the proceedings of various national and international conferences. He has received several best paper awards for his research papers at various national and international conferences. His research interests include power converters and applications, control techniques and integration of renewable energy to the smart grid, modular multilevel inverters, and advanced PWM techniques. He is a train gas a reviewer for several leading international Journals like IEEE, IET, and Springer. He is a professor with the electrical and electronics engineering department, Sreevidyanikethan Engineering CollegeTirupati, India. He is a Senior member of IEEE and ISTE. He can be contacted at email: varunpse@yahoo.com.



**Dr. Murat Karakilic B S** received B.Tech. degree in electrical-electronics engineering from Pamukkale University in Denizli, Turkey in 2010. He received her Ph.D. degree in power electronics from the Van Yüzüncü Yıl University, Van, Turkey in 2023. His research interests include electric vehicles (EVs), multilevel inverters (MLIs), power converters and control applications, PWM techniques, renewable energy systems, deep learning and AI applications for power grids. He is acting as a reviewer for some international journals like Wiley, and Springer. He is a Ph.D. lecturer in the department of computer engineering, at Igdir University, Igdir, Turkey. He can be contacted at email: murat.karakilic@igdir.edu.tr.



**Dr. Jammy Ramesh Rahul D X S** received his bachelor degree in electrical and electronics engineering from GVP College of Engineering, Visakhapatnam affiliated to JNTU Kakinada in the year 2010. He completed his M. Tech in power electronics and drives from VIT University, Vellore in the year 2012. He completed his Ph.D. in the area of impedance source based multilevel inverters for PV applications from NIT Warangal in the year 2019. His areas of interest include multilevel inverters, distributed generation and electric vehicles. He is presently working as an assistant professor in the department of EEE in Gayatri Vidya Parishad College of Engineering (A), Visakhapatnam. He has more than 20 publications in reputed international journals and conferences. He can be contacted at email: rahuljammy1925@gmail.com.