# Experimental Verification of Circulating Current Mitigation Scheme in MMC by Using ISE Technique

Madichetty Sreedhar\*, Abhijit Dasgupta Campus-3, School of Electrical Engineering, KIIT University \*Corresponding e-mail: sreedhar.803@gmail.com

### Abstract

The circulating currents of a modular multilevel converter (MMC) are ideally assumed to be the sum of an ac component and dc ac component operating with fundamental frequency. However, as ac current flows through the submodule (SM) capacitors, the capacitor voltages fluctuate with time. Consequently, the circulating current is usually distorted and allows multiple frequency components with the peak value of it is increased compared with the theoretical value. The circulating currents will increase power losses and may threaten the safe operation of the switching devices and module capacitors. This article proposes a MMC with a new controller design to mitigate circulating currents for various modulation indexes for wide ranges in load. This new controller is optimized with upper and lower module voltages as an objective function. The optimum values for controller are obtained by using conventional integral square error technique (ISE). The proposed scheme shows its effectiveness by controlling the circulating currents for various nodulation and less complexity in design and control. The proposed system is verified by 10KVA prototypes MMC and results are explored.

Keywords: modular multi level converter, circulating current mitigation, application of ISE to MMC

### Copyright © 2014 Institute of Advanced Engineering and Science. All rights reserved.

### 1. Introduction

Many investigations in the field of modular multi-level inverters are lead to successful operation in high voltage DC (HVDC) systems. In recent times, In the power transmission era, for very long distances HVDC transmission lines based on current source inverters (CSI) and voltage source inverters (VSI) have been offering more economic and cost effective power transmission. But, recently HVDC transmission systems based on VSI have received increasing attention due to many opportunities like to the grid access of weak AC networks, independent control of active and reactive power, supply of passive networks and black start capability, high dynamic performance and small space requirements.

In particular, the novel power converter topology for MMI has been intensively researched and developed, valuated by many features like high modularity, simple scalability, low expense of filters, robust control, simple in design and redundancy. This converter is composed by identical power cells connected in series, each one build up with standard components, enabling the connection to high voltage poles. Although the MMI and derived topologies offer several advantages they also introduce a more complex design of the power circuit and control goals, which have been the main reason for the recent and ongoing research. Furthermore also Medium Voltage Converters are an interesting area for the application of MMCs.

The important features of the modular multilevel converters are as follows:

- a. Voltage sharing of the devices will be handled automatically by the topology.
- b. The waveform shape will lead to sinusoidal waveform due to which the THD will be reduced and the harmonics as well.
- c. The operating voltage can be increased of the converters, instead of connecting the devices in series or in parallel, which makes the system more complex.

As the concept is still in nurturing stage, many researches are going on in suppression of circulating currents. In [1], it proposes a circulating current suppressing controller (CCSC) based on the double line-frequency, negative-sequence rotational frame and are minimized by a pair of proportional integral controllers. A closed-loop method for suppression of the inner current in an MMC was proposed [2]. Where as in [3], it develops a general framework for the capacitor voltage balancing of an MMC. In [4], it designs, constructs, and tests a 100-V 5-kVA pulsewidth-modulated STATCOM based on the SDBC, with focus on the operating principle and performance. An improved circulating current control method [5] by applying a digital plug-in repetitive controller is discussed for harmonic elimination of a carrier-phase-shift pulse-widthmodulation (CPS-PWM) based modular multilevel converter is discussed. In [6] proposes a control method for circulating currents MMCs under unbalanced voltage conditions. In [7] it proposes a supplementary dc voltage ripple suppressing controller (DCVRSC) to eliminate the second-order harmonic in the dc voltage of the MMC-HVDC system. A modified control architecture for MMC, aiming at suppressing the AC components in the circulating current has proposed in [8]. An additional proportional-resonant control loop is designed to regulate the AC component of the circulating current to zero [9]. Multicarrier level-shifted pulse-width-modulation is applied and the performance of interleaving and non-interleaving the carrier waveforms between the upper and the lower arms is reported [10]. The proportional-resonant (PR) terms for the line current, making it thus possible to introduce explicitly any chosen harmonic component [11]. In [12], it presents a multivariable control approach to realize an optimal current control of the positive, negative and zero phase-sequence converter currents without steadystate error and the compensation of higher harmonics using an extended estimator. A control method of adding the feed-forward current is introduced with strategy of removing the second harmonic current is also described in order to improve the arm currents [13]. One of the proposed solutions includes a main-circuit filter that is tuned to block the second-order harmonic in the circulating current the ac-side current and the higher-order harmonics in the circulating current when such a filter is used [14]. The optimal amplitude and phase of the harmonic current components can be injected in the circulating currents of a MMC to minimize the capacitor voltage fluctuations [15].

This paper is organized in five sections. In section-1, it introduces about the MMC and it will reveals about the necessisty of MMC and problems faced, In section-2, it shall be discussed about the proposed circuit and its operation. In section-3, it shall be discussed about the controller design and it's stability analysis. In section-4, it shall discussed about thesimulation and experimental results. In Section 5, it shall discussed about conclusion with recommendations.

The basic circuit topology is shown in Figure 1. It is a three phase five level MMC having four sub modules in upper limb and four sub modules in lower limb. Each sub module basic circuit is shown in Figure 2. This circuit mainly consist of an inductor having self-inductance  $L_1$  and  $L_2$ . Each module consists of main switch  $S_1$  and auxiliary switch  $S_2$  with their anti-parallel diodes  $D_1$  and  $D_2$  respectively. Main switch and auxiliary switch consists of a capacitor connected in parallel as  $C_{s1}$ .

It has been considered the five levels MMC for validation. The switching operations are as shown in Table 1. The top four switches in 'R' phase limb is taken as  $S_1$ ,  $S_2$ ,  $S_3$ ,  $S_4$  and the bottom four switches considered as  $S_5$ ,  $S_6$ ,  $S_7$ ,  $S_8$  of a single leg. Whereas the auxiliary switches are in anti-operation of main switches provided with delay, which will be explained in subsequent sections. In the Table 1, it shows the switching states of a MMC. Here, it has been considered '1' indicates the switch is in ON condition and '0' indicates the switch is in off conditions. It mainly consists of one state of 'V/2' output voltage and '16' states of 'V/4' output voltage and '16' states of '0' voltage. In Table 2, It shows the basic operation of a redundancies switch state condition of a one upper limb of Figure 2. In Table 3, it shows the capacitor charging status of a upper limb of a Figure 2.



# 2. Five Level MMC Operation and Derivation of Circulating Currents

Figure 1. Three Phase Five Level MMC

Figure 2. Expanded MMC for a 'R' Phase Limb

|       |                |       | Fable | e 1. I | Basi           | c Sw  | vitchi         | ng O           | ре | eratio | on of | faF | ive L | eve   | MN    |                |    |           |
|-------|----------------|-------|-------|--------|----------------|-------|----------------|----------------|----|--------|-------|-----|-------|-------|-------|----------------|----|-----------|
| State | S <sub>1</sub> | $S_2$ | S₃    | $S_4$  | S <sub>5</sub> | $S_6$ | S <sub>7</sub> | S <sub>8</sub> |    | $S_1$  | $S_2$ | S₃  | $S_4$ | $S_5$ | $S_6$ | S <sub>7</sub> | Sଃ | State     |
| -v/2  | 1              | 1     | 1     | 1      | 0              | 0     | 0              | 0              |    | 0      | 0     | 0   | 0     | 1     | 1     | 1              | 1  | -v/2      |
|       | 1              | 1     | 1     | 0      | 1              | 0     | 0              | 0              |    | 0      | 0     | 0   | 1     | 0     | 1     | 1              | 1  |           |
|       | 1              | 1     | 1     | 0      | 0              | 1     | 0              | 0              |    | 0      | 0     | 0   | 1     | 1     | 1     | 0              | 1  |           |
|       | 1              | 1     | 1     | 0      | 0              | 0     | 0              | 1              |    | 0      | 0     | 0   | 1     | 1     | 1     | 1              | 0  |           |
|       | 0              | 1     | 1     | 1      | 1              | 0     | 0              | 0              |    | 1      | 0     | 0   | 0     | 0     | 1     | 1              | 1  |           |
|       | 0              | 1     | 1     | 1      | 0              | 1     | 0              | 0              |    | 1      | 0     | 0   | 0     | 1     | 0     | 1              | 1  |           |
|       | 0              | 1     | 1     | 1      | 0              | 0     | 1              | 0              |    | 1      | 0     | 0   | 0     | 1     | 1     | 0              | 1  |           |
|       | 0              | 1     | 1     | 1      | 0              | 0     | 0              | 1              |    | 1      | 0     | 0   | 0     | 1     | 1     | 1              | 0  |           |
|       | 1              | 0     | 1     | 1      | 1              | 0     | 0              | 0              |    | 0      | 1     | 0   | 0     | 0     | 1     | 1              | 1  |           |
|       | 1              | 0     | 1     | 1      | 0              | 1     | 0              | 0              |    | 0      | 1     | 0   | 0     | 1     | 0     | 1              | 1  |           |
|       | 1              | 0     | 1     | 1      | 0              | 0     | 1              | 0              |    | 0      | 1     | 0   | 0     | 1     | 1     | 0              | 1  |           |
| v/A   | 1              | 0     | 1     | 1      | 0              | 0     | 0              | 1              |    | 0      | 1     | 0   | 0     | 1     | 1     | 1              | 0  |           |
| 7 4   | 1              | 1     | 0     | 1      | 1              | 0     | 0              | 0              |    | 0      | 0     | 1   | 0     | 0     | 1     | 1              | 1  | $-v/_{4}$ |
|       | 1              | 1     | 0     | 1      | 0              | 1     | 0              | 0              |    | 0      | 0     | 1   | 0     | 1     | 0     | 1              | 1  | , 1       |
|       | 1              | 1     | 0     | 1      | 0              | 0     | 1              | 0              |    | 0      | 0     | 1   | 0     | 1     | 1     | 0              | 1  |           |
|       | 1              | 1     | 0     | 1      | 0              | 0     | 0              | 1              |    | 0      | 0     | 1   | 0     | 1     | 1     | 1              | 0  |           |
|       | 1              | 1     | 1     | 0      | 1              | 0     | 0              | 0              |    | 0      | 0     | 0   | 1     | 0     | 1     | 1              | 1  |           |
|       | 1              | 1     | 1     | 0      | 0              | 1     | 0              | 0              |    | 0      | 0     | 0   | 1     | 0     | 1     | 1              | 1  |           |
|       | 1              | 1     | 1     | 0      | 0              | 1     | 0              | 0              |    | 0      | 0     | 0   | 1     | 1     | 0     | 1              | 1  |           |
|       | 1              | 1     | 1     | 0      | 0              | 0     | 1              | 0              |    | 0      | 0     | 0   | 1     | 1     | 1     | 0              | 1  |           |
|       | 1              | 1     | 1     | 0      | 0              | 0     | 0              | 1              |    | 0      | 0     | 0   | 1     | 1     | 1     | 1              | 0  |           |
|       | 1              | 1     | 0     | 0      | 1              | 1     | 0              | 0              |    | 1      | 0     | 1   | 0     | 1     | 1     | 0              | 0  |           |
|       | 1              | 1     | 0     | 0      | 0              | 1     | 1              | 0              |    | 1      | 0     | 1   | 0     | 0     | 1     | 1              | 0  |           |
|       | 1              | 1     | 0     | 0      | 0              | 0     | 1              | 1              |    | 1      | 0     | 1   | 0     | 0     | 0     | 1              | 1  |           |
|       | 1              | 1     | 0     | 0      | 1              | 0     | 0              | 1              |    | 1      | 0     | 1   | 0     | 1     | 0     | 0              | 1  |           |
|       | 1              | 1     | 0     | 0      | 1              | 0     | 1              | 0              |    | 1      | 0     | 1   | 0     | 1     | 0     | 1              | 0  |           |
| 0     | 1              | 1     | 0     | 0      | 0              | 1     | 0              | 1              |    | 1      | 0     | 1   | 0     | 0     | 1     | 0              | 1  | 0         |
|       | 0              | 1     | 1     | 0      | 1              | 1     | 0              | 0              |    | 0      | 1     | 0   | 1     | 1     | 1     | 0              | 0  |           |
|       | 0              | 1     | 1     | 0      | 0              | 1     | 1              | 0              |    | 0      | 1     | 0   | 1     | 0     | 1     | 1              | 0  |           |
|       | 0              | 1     | 1     | 0      | 0              | 0     | 1              | 1              |    | 0      | 1     | 0   | 1     | 0     | 0     | 1              | 1  |           |
|       | 0              | 1     | 1     | 0      | 1              | 0     | 0              | 1              |    | 0      | 1     | 0   | 1     | 1     | 0     | 0              | 1  |           |
|       |                |       |       |        |                |       |                |                |    |        |       |     |       |       |       |                |    |           |

Experimental Verification of Circulating Current Mitigation Scheme in MMC by... (,,,)

| 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |  |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--|
| 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 |  |
| 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |  |
| 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 |  |
| 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 |  |
| 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 |  |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |  |

Table 2. Basic Switching Operation of a Redundance Switching State in MMI

| State | Current                  | Switching                     | Capacitor | Capacitor |
|-------|--------------------------|-------------------------------|-----------|-----------|
| 1010  | i <sub>a</sub> > 0       | $S_1 D_2$                     | Cs₂↑      | Cs₄ ↑     |
|       |                          | $S_4 D_3$                     | 2 -       |           |
| 1010  | i <sub>a</sub> < 0       | S <sub>2</sub> D <sub>1</sub> | Cs₄↑      | Cs₂↑      |
|       |                          | S <sub>3</sub> D <sub>4</sub> |           | 2 -       |
| 0110  | i <sub>a</sub> > 0       | $S_2 D_1$                     | Cs₁↑      | Cs₄↑      |
|       |                          | S <sub>4</sub> D <sub>3</sub> |           |           |
| 0110  | i <sub>a</sub> < 0       | $S_2 D_1$                     | Cs₄↑      | Cs₁↑      |
|       |                          | S <sub>4</sub> D <sub>3</sub> |           |           |
| 0101  | <i>i<sub>a</sub></i> > 0 | S <sub>2</sub> D <sub>1</sub> | Cs₁↑      | Cs₃ ↑     |
|       |                          | S <sub>3</sub> D <sub>4</sub> |           | 6         |
| 0101  | i <sub>a</sub> < 0       | $S_1 D_2$                     | Cs₃↑      | Cs₁↑      |
|       |                          | $S_4 D_3$                     |           |           |
| 1001  | i <sub>a</sub> > 0       | $S_1 D_2$                     | Cs₁↑      | Cs₃↑      |
|       |                          | S <sub>3</sub> D <sub>4</sub> |           |           |
| 1001  | i <sub>a</sub> < 0       | S <sub>2</sub> D <sub>1</sub> | Cs₃↑      | Cs₂ ↑     |
|       |                          | $S_4 D_3$                     |           |           |

Table 3. Basic Capacitor Switching Operation of a Redundance Switching State in MMI

| S <sub>1</sub> | $S_2$ | V <sub>out</sub> | Current                    | Power          | Capacitor |
|----------------|-------|------------------|----------------------------|----------------|-----------|
| On             | Off   | 0                | <i>i<sub>out</sub></i> > 0 | S <sub>1</sub> | Undefined |
| On             | Off   | 0                | $i_{out} < 0$              | $D_1$          | Undefined |
| Off            | On    | $V_{dc}$         | $i_{out} > 0$              | $D_2$          | Charge    |
| Off            | On    | $V_{dc}$         | i <sub>out</sub> < 0       | S <sub>2</sub> | Discharge |

Due to the un even voltage distribution in the phase legs, circulating current will flow through the system. It also consists of current harmonics which deteriorates the system performance. So, an attempt is made to derive the current harmonics present in circulating currents and its necessary controller to suppress the same. The instantaneous voltage across the capacitor is taken as  $V_{c1}$ ,  $V_{c2}$ ,  $V_{c3}$ ,  $V_{c4}$ ...,  $V_{cN}$ . It considers the voltage distribution across the capacitors is same.

$$V_{c1} = V_{c2} = V_{c3} = V_{c4}... = V_{cN}.$$
(1)

Under any switching condition, the average voltage across the upper arm switches is shown in Equation (2):

$$\frac{V_{Cu}}{N} = \frac{V_{Dc} + \Delta V_{cu}}{N}$$
(2)

The total capacitor voltage of the capacitor is shown in Equation (3) and deferential capacitor voltage is is shown in Equation (4). The same has been repeated for lower limb and shown in Equation (5), (6) and (7).

$$V_{C_{\rm H}} = V_{\rm c1} + V_{\rm c2} + V_{\rm c3} \dots V_{\rm cN}.$$
 (3)

$$\Delta V_{C_{u}} = \Delta V_{c1} + \Delta V_{c2} + \Delta V_{c3} \dots \Delta V_{cN}.$$
(4)

$$\frac{\mathbf{v}_{C_1}}{\mathbf{N}} = \frac{\mathbf{v}_{Dc} + \Delta \mathbf{v}_{CL}}{\mathbf{N}} \tag{5}$$

$$V_{CL} = V_{c(N+1)} + V_{c(N+2)} + \dots V_{c2N}$$
(6)

$$\Delta V_{\rm CL} = \Delta V_{\rm c(N+1)} + \Delta V_{\rm c(N+2)} + \dots \Delta V_{\rm c2N}$$
<sup>(7)</sup>

The circulating currents in the arm inductors consists of both DC and AC components. These AC components are called as the harmonics, since those are rotating with the higher frequencies in the system.

$$i_{cir} = \frac{l_{dc}}{3} + \sum_{n=1}^{\infty} (i_{acn})$$
 (8)

$$i_{cir} = \frac{i_{dc}}{3} + i_{ac1} + i_{ac2} + i_{ac3} + \dots + i_{acn}$$
(9)

In order to derive the circulating voltage and circulating current, the output voltage in a single phase out of three phases is:

$$V_{a} = \frac{V_{dc} \cdot m.sin(\omega_{o}t)}{2}$$
(10)

$$I_a = I_o.\sin(\omega_o t - \varphi)$$
(11)

Where 'm' is the modulation index of a signal.

But, the actual voltage at the output voltage is shown in Equation (12) and (13):

$$V_{acu} = N \cdot \frac{V_{dc}}{2} (1 - m \cdot \sin(\omega_0 t)) (V_{ac} + \Delta V_{cu})$$
(12)

$$V_{acl} = N. \frac{V_{dc}}{2} (1 + m. \sin(\omega_o t) (V_{ac} + \Delta V_{cl})$$
(13)

Therefore, the total voltage is:

$$V_{ac} = V_{au} + V_{aL}$$
(14)

$$=\frac{V_{dc}}{2}(1 - m.\sin(\omega_{o}t))(\Delta V_{cu} + V_{ac}) + \frac{V_{dc}}{2}(1 + m.\sin(\omega_{o}t)(V_{ac} + \Delta V_{cl}))$$
(15)

$$V_{au} + V_{aL} = V_{dc} + \frac{\Delta V_{cu} + \Delta V_{cl}}{2} + \frac{m.\sin\omega_o t.(\Delta V_{au} - \Delta V_{cl})}{2}$$
(16)

To derive the disturbance voltage in the upper and lower cell capacitor of a leg i.e.  $\Delta V_{cv}$  and  $\Delta V_{CL}$ .

It considers the voltage across one capacitor module as:

$$V_{c1} = \frac{1}{C_1} \int i_1(t) \, dt \tag{17}$$

$$V_{cu} = \frac{1}{C_v} \int i_u(t) \cdot N_u \cdot dt$$
(18)

Here:

$$\mathbf{i}_{\mathbf{u}} = \sum_{n=0}^{\infty} \mathbf{i}_{\mathbf{u}n} \tag{19}$$

$$\mathbf{i}_{\mathrm{L}} = \sum_{\mathrm{n}=0}^{\infty} \mathbf{i}_{\mathrm{Ln}} \tag{20}$$

$$N_{\rm v} = \frac{1 - m.\cos\omega t}{2} \tag{21}$$

$$N_{\rm L} = \frac{1 + \text{m.cos}\,\omega t}{2} \tag{22}$$

$$V_{cu} = \frac{1}{C_u} \int \sum_{n=0}^{\infty} i_{un} \cdot \frac{1 - m \cos \omega t}{2}$$
(23)

$$V_{cL} = \frac{1}{C_L} \int \sum_{n=0}^{\infty} i_{Ln} \cdot \frac{1 - m \cdot \cos \omega t}{2}$$
(24)

$$C_V = C_1 + C_2 \dots C_n \tag{25}$$

$$C_{\rm L} = C_{\rm n+1} + C_{\rm n+2} \dots C_{\rm 2n}$$
<sup>(26)</sup>

The current in upper and lower limb is:

$$i_{au} = i_{dc} + i_{a1} + \sum_{n=2}^{\infty} i_{ac} n$$
 (27)  
 $i_{au} \rightarrow The current present in the phase 'a' upper arm  $i_{dc} \rightarrow Dc$  component of the$ 

 $i_{au} \rightarrow$  The current present in the phase a upper  $arm, i_{dc} \rightarrow Dc$  component of the current,  $i_{ac} \rightarrow$  Fundamental component of the current,  $i_{ac}$  n  $\rightarrow$ Harmonic component of the current.

$$i_{aL} = i_{dc} - i_{a1} + \sum_{n=2}^{\infty} i_{ac} n$$
 (28)

$$i_{ac} = i_{acm} \cos(n\omega t + \varphi_n)$$
<sup>(29)</sup>

$$\therefore \text{ The total current } i_a = i_{au} + i_{aL} \tag{30}$$

$$i_{a} = (i_{dc} + i_{a1} + \sum_{n=2}^{\infty} i_{ac}.n) + (i_{dc} - i_{a1} + \sum_{n=2}^{\infty} i_{ac}.n)$$
(31)

It conceder's about voltage for 'N' module in terms of capacitance.

$$i_a = I_0 \sin(\omega t - \varphi) \tag{32}$$

it can be written as sum of dc component and ac component as in Equation (33):

$$= (i_{dc} + i_{a1} + \sum_{n=2}^{\infty} i_{ac} \cdot n) + (i_{dc} - i_{a1} + \sum_{n=2}^{\infty} i_{ac} \cdot n)$$
(33)

The small change in capacitor voltage in upper and lower limb is shown in Equation (34) and Equation (35):

$$\Delta V_{CU} = \frac{1}{2C} \cdot N \cdot \int (1 - m \cdot \sin(\omega_0 t) \cdot (\frac{i_a}{2} + \frac{i_{dc}}{3} + \sum_{n=1}^{\infty} i_{acn}) \cdot dt$$
(34)

$$\Delta V_{\rm CL} = \frac{1}{2C} \cdot N \cdot \int (1 + m \cdot \sin(\omega_0 t) \cdot (-\frac{i_a}{2} + \frac{i_{\rm dc}}{3} + \sum_{n=1}^{\infty} i_{\rm acn}) \cdot dt$$
(35)

:The total phase 'a' voltage is sum of upper and lower voltages.

$$V_{a} = V_{aU} + V_{aL}$$
(36)

$$= V_{dc} + \left(\frac{\Delta V_{CU} + \Delta V_{CL}}{2}\right) + \left(\frac{\min(\omega_0 t) \cdot \Delta V_{CU} - \min(\omega_0 t) \cdot \Delta V_{CL}}{2}\right)$$

$$= (37)$$

$$V_{dc} + \frac{1}{2c} \cdot N \cdot \int (1 - m \cdot \sin(\omega_0 t) \cdot (\frac{i_{aU}}{2} + \frac{i_{dc}}{3} + \sum_{n=1}^{\infty} i_{acn}) \cdot dt + \frac{1}{2c} \cdot N \cdot \int (1 + m \cdot \sin(\omega_0 t) \cdot (-\frac{i_{aL}}{2} + \frac{i_{dc}}{3} + n = 1 \times i_{acn}) \cdot dt$$
(38)

$$\frac{1}{2} - \frac{1}{2C} - \frac{1}{2C} - \frac{1}{2C} - \frac{1}{2C} - \frac{1}{2} - \frac{1}{2} - \frac{1}{2} - \frac{1}{2} - \frac{1}{2} - \frac{1}{2C} - \frac{1}$$

From the above Equation (39) it concludes that, the system consists of both dc and ac components. The main important issue is steady state. To maintain it is fundamental and to eliminate the dc and ac components, some controller is required to be added in the system. The

controller should be designed in such a way that, the following Equation (40) and (41) should be satisfied.

$$=> \left[\int (1 - m\sin\omega_{0}t)\frac{i_{dc}}{3} + (1 - m\sin\omega_{0}t) \sum_{n=1}^{\infty} i_{acn}\right] = 0$$
(40)

$$=>\frac{i_{dc}}{2} + \sum_{n=1}^{\infty} i_{acn} = 0$$
 (41)

From the Equation (40), it clearly shows the usage of multiple frequency controlled controller. It has been designed and its stability analysis also has been tested successfully in following section.

# 3. Optimal Controller Used to Compensate the Circulating Currents

By considering the Equation (39), (40) and (41), the controller should design to eliminate the lower order and higher harmonics as well. Even though the higher order harmonics are less in number, as the order of inverter increases it shows its effect on system. In order to eliminate the complete harmonics, here it has been used repetitive controller. Based on Equation (40), a closed loop repetitive controller has been proposed and showed in Figure 3. The circulating current reference is taken as zero and compared with the actual circulating current after passing through the proportional integral controller. All the even and higher order circulating currents are suppressed by employing the inner repetitive controller, which is shown in dotted lines in Figura 3. This inner and outer controllers will ensures the steady state error reach to zero. In this article, it have not shown the transfer function modeling and related analysis but one can easily obtain the transfer function and its analysis by Figure 3 block diagram. Further, it has been tested the stability of proposed controller and it's bandwidth phase and magnitude responses are shown in Figure 4. The optimum values of proportional and integral controller values are obtained by the Integral Square Error Technique (ISE) with Equation (40) as an objective function 'J'. These optimum values is shown in Table 1 for 1% step load and 10% step load.

The frequency characteristic of controller is displayed in Figure 4. Obviously, this controller has a wide range of bandwidth. Outside the region of 200/4000Hz, the gain of it decreases quickly. So, this controller only affects the harmonic currents of *i*cir around 200/4000Hz. At the frequency of 0.001Hz, the gain of it is much below -100dB, very trivial influence on the dc component in *i*cir. As the dc component in *i*cir is responsible for delivering active power from the dc to the ac side, the proposed controller will suitable for wide range of harmonic components. The controller is designed by keeping the stability in view. Controller and it is stability responses as shown in Figure 3 and Figure 5 respectively. It shows the controller will be in stable conditions under any disturbance.

$$I_{cirref}$$

$$I_{cirref}$$

$$K_{p} + \frac{K_{i}}{s} \longrightarrow \frac{1}{sL_{r} + R_{r}} \rightarrow V_{in}$$

$$\xrightarrow{\omega_{c} \cdot s \cdot G_{rc}}$$

$$\xrightarrow{\omega_{c} \cdot s \cdot G_{rc}}$$

$$\xrightarrow{s^{2} + 2 \cdot \omega_{c} \cdot s + \omega_{0}^{-2}}$$

$$\xrightarrow{s'/\omega_{c} + 1}$$

Figure 3. Repetitive Controller used for MMC

In order to make the system fully balanced, one should ensure the net energy transfer would be equal to zero.

# $\omega_c \rightarrow Bandwidth \ of \ the \ controller$

 $Grc \rightarrow Gain \ of \ the \ resonant \ controller, \omega_o \rightarrow Resonant \ frequency \ of \ the \ controller$ 

# 4. Simulation and Experimental Results

In order to test the proposed method for mitigating the circulating currents of the MMC, computer simulation is carried out first and then verified experimentally as well.

| Table 1. Optimum Gair | n for Proportional ar                   | nd Integral Controller                   |
|-----------------------|-----------------------------------------|------------------------------------------|
| Five level MMC        | Optimum integral controller gain of KI* | Optimum proportional controller gain Kp* |
| 1% Step Load for m=1  | 1.4                                     | 3.6                                      |
| 10% Step Load         | 2.4                                     | 1.8                                      |

Table 2. Parameters Used For Five Level MMC Simulation and Experiment

|        | Five                                    |  |  |
|--------|-----------------------------------------|--|--|
|        | V <sub>dc</sub> =200V Dc                |  |  |
| irrent | I <sub>cref</sub> = 0                   |  |  |
|        | $L_1=L_2=L=3 \text{ mH}$                |  |  |
|        | S <sub>f</sub> =100 Hz                  |  |  |
|        | C=16 µF/400V                            |  |  |
| oller  | $\omega_c = 2000$                       |  |  |
|        | $L_r$ =10mH/R <sub>r</sub> =30 $\Omega$ |  |  |
| onant  | Gr <sub>c</sub> =1250                   |  |  |
| of     | a₀=2000                                 |  |  |
|        | rrent<br>oller<br>onant<br>of           |  |  |

The system has been tested with the parameters listed in Table 1 and Table 2. The experimental setup has been shown in Figure 6.



Figure 4. Repetitive Controller Used for MMI Showing Magnitude and Phase Responses



Figure 5. Repetitive Controller Used for MMC Showing Impulse Stability Responses

It has been developed a model, with proposed controller which is suitable for wide range of load with different modulation index.

Firstly, System has been investigated for its output voltage. Since, it is one of the important factor to access the controller performance. System without controller is distorted with its actual values and produce unwanted components called as harmonics in the system. As shown in Figure 7, it is clear that output voltage is distorted without controller. The RMS values of phase to neutral current are 31.4A with controller and 29.2A without controller. From those values it is clear that, output current is also distorted due to circulating currents. Please note that, each division is taken as 5ms.

Form the Figure 8, it is clear that, All harmonics up to 5000Hz are eliminated completely. Due to which, the losses in the system will drastically decreases and efficiency has been increased 14% compared with system without controller.



Figure 6. Experimental Setup for Five Level MMC



Figure 7. 'R' Phase To Neutral Voltage With and With Out Controller



Figure 8. 'R' Phase To Neutral Voltage With it is Frequency Analysis



Figure 9. Sub Module Capacitor Voltage for Sudden Change in Load Of 10% and Its Controller Performance



Figure 10. Controller Performance for Various Change in Loads



Figure 11. Controller Performance for Various Change in Modulation Indexes



Figure 12. Circulating Currents in Upper and Lower Limb

The system is exposed to sudden change in the load of 10% from its actual value at t=0.032 sec as shown in Figure 9, due to which a sudden dip in the capacitor voltage happens at t=0.033 sec. Suddenly, controller sensed the module voltage and send it's signal to the distorted module and make it's uniform with in 0.02 sec. Then the controller reaches its steady state in 0.007 sec. From Figure 9, it's obvious that, controller is responding quickly for its sudden changes in load and reaches its stability condition as well.

The performance of the controller further investigated for various modulation indexes and various loads as shown in Figure 10 and Figure 11

At time t=20 ns, the load on the system is suddenly increased by 1%, Then controller receives the signal and reciprocates appropriate signal to module, finally settled at t=2ns. Then at time t=60ns, the load on the system is suddenly increased by 10%, Then the controller responded quickly and settled with in time t=10ns. After which, the load on the system is then increased suddenly by 30% and it is settled in t=12ns. From which it is concluded that, as load increases, the controller takes the little time to settle down. All the cases have been shown in Figure 10 and it is zoom is also shown in same. For various modulation indexes the controller response has shown in Figure 11. As modulation index changes, accordingly controller

response has been observed. From the above analysis, it concludes that, controller can be used for various loads and various modulation indexes.

At the outset, the optimimum obtained values by ISE techniques has been implemented and observed the results as shown in Figure 12. From it's clear that upper and lower limb current currents are equal and opposite to each other. The circulating currents are completely eliminated, there by the losses in the system has been decreased drasctillay and efficiency has been increased. The above obtained results are compared with [2], and shown better than those proposed technique.

## 5. Conclusion

This paper proposed a closed-loop control method for mitigating circulating currents of the MMC. This method is simple in design and can substantially eliminate the RMS value of the circulating current compared with the existing method [2], while the voltages of the sub module capacitors are kept well balanced. This method is very helpful for reducing power losses of the MMC in real HVDC applications. The proposed system can be applied to wide range of loads with various modulation indexes. The steady state analysis and harmonics can substantially reduce by the proposed method. Both simulation and experimental results have shown the validity and effectiveness of the proposed method.

| NOMENCLATU                     | RE                                         |
|--------------------------------|--------------------------------------------|
| F                              | Nominal System Frequency                   |
| 1                              | Subscript referred to area i               |
| *                              | Superscript referred to command value      |
| V <sub>dc</sub>                | Input DC Voltage                           |
| 2<br>N                         | Number of sub modules in a half limb       |
| Si                             | Main Switch number in a sub module 'N'     |
| Sx                             | Auxiliary Switch number in a limb 'N'      |
| Cxi                            | Auxiliary Capacitor number in a limb 'N'   |
| Ci                             | Main Capacitor number in a limb 'N'        |
| lout                           | Output current in a phase                  |
| l <sub>tr</sub>                | Current in a upper leg of a R phase        |
| l <sub>br</sub>                | Current in a lower leg of a R phase        |
| I <sub>cir</sub>               | Circulating Current in a line              |
| R <sub>t+</sub> R <sub>b</sub> | Total resistance of a limb                 |
| L <sub>t+</sub> L <sub>b</sub> | Total inductance of a limb                 |
| V <sub>out</sub>               | Output Voltage                             |
| ΣV <sub>ur</sub>               | Sum of voltages of a upper limb in R phase |
| ΣV <sub>br</sub>               | Sum of voltages of a lower limb in R phase |
| Ki                             | Integral gain Constant                     |
| M                              | Coefficeint of coupling                    |
| K <sub>p</sub>                 | Proportional gain Constant                 |
| J                              | Cost index                                 |
| Т                              | Sampling time period                       |

References

- Qingrui Tu, Zheng Xu, Lie Xu. Reduced Switching-Frequency Modulation and Circulating Current Suppression for Modular Multilevel Converters. *Power Delivery, IEEE Transactions on*. 2011; 26(3): 2009-2017.
- [2] Zixin Li, Ping Wang, Zunfang Chu, Haibin Zhu, Yongjie Luo, Yaohua Li. An Inner Current Suppressing Method for Modular Multilevel Converters. *Power Electronics, IEEE Transactions on.* 2013; 28(11): 4873-4879.
- [3] Qin J, Saeedifard M. Reduced Switching-Frequency Voltage-Balancing Strategies for Modular Multilevel HVDC Converters. *Power Delivery, IEEE Transactions on.* 2013; 28(4): 2403-2410.
- [4] Zhang M, Huang L, Yao W, Lu Z. Circulating Harmonic Current Elimination of a CPS-PWM Based Modular Multilevel Converter with Plug-In Repetitive Controller. *Power Electronics, IEEE Transactions* on. 99: 1,1,0
- [5] Ji-Woo Moon, Chun-Sung Kim, Jung-Woo Park, Dea-Wook Kang, Jang-Mok Kim. Circulating Current Control in MMC Under the Unbalanced Voltage. *Power Delivery, IEEE Transactions on.* 2013; 28(3): 1952-1959.

- [6] Qingrui Tu, Zheng Xu, Yong Chang, Li Guan. Suppressing DC Voltage Ripples of MMC-HVDC Under Unbalanced Grid Conditions. *Power Delivery, IEEE Transactions on.* 2012; 27(3): 1332-1338.
- [7] Xu She, Huang A, Xijun Ni, Burgos R. AC circulating currents suppression in modular multilevel converter. *IECON 38th Annual Conference on IEEE Industrial Electronics Society.*
- [8] Xu She, Huang A. Circulating current control of double-star chopper-cell modular multilevel converter for HVDC system. *IECON - 38th Annual Conference on IEEE Industrial Electronics Society*. 2012; 1234-1239.
- [9] Darus R, Pou J, Konstantinou G, Ceballos S, Agelidis VG. Circulating current control and evaluation of carrier dispositions in modular multilevel converters. ECCE Asia Downunder (ECCE Asia), 2013 IEEE. 2013; 332-338.
- [10] Vasiladiotis M, Cherix N, Rufer A. Accurate voltage ripple estimation and decoupled current control for Modular Multilevel Converters. *Power Electronics and Motion Control Conference (EPE/PEMC)*, 15th International. 2012: LS1a-1.2-1,LS1a-1.2-8.
- [11] Munch P, Liu Steven, Ebner G. Multivariable current control of Modular Multilevel Converters with disturbance rejection and harmonics compensation. *Control Applications (CCA), IEEE International Conference on.* 2010: 196-201.
- [12] Yujin Zhang, Qiongxuan Ge, Ruihua Zhang, Yumei Du. The control of arm currents and the parameters for modular multilevel converters. *Electrical Machines and Systems (ICEMS), 15th International Conference on.* 2012: 1-6.
- [13] Ilves K, Norrga Staffan, Harnefors Lennart, Nee HP. Analysis of arm current harmonics in modular multilevel converters with main-circuit filters. *Systems, Signals and Devices (SSD), 9th International Multi-Conference.* 2012: 1-6.
- [14] Picas R, Pou J, Ceballos S, Zaragoza J, Konstantinou G, Agelidis VG. Optimal injection of harmonics in circulating currents of modular multilevel converters for capacitor voltage ripple minimization. ECCE Asia Downunder (ECCE Asia), 2013 IEEE. 2013: 318-324.
- [15] Ceballos S, Pou J, Sanghun Choi, Saeedifard M, Agelidis V. Analysis of voltage balancing limits in modular multilevel converters. *IECON 2011- 37th Annual Conference on IEEE Industrial Electronics Society.* 2011: 4397-4402.