# Investigating low order harmonics of sinusoidal pulse width modulation with voltage closed loop control

# Ali Hussein Al-Omari, Saif Al-Zubaidi

Electrical Engineering Department, Faculty of Engineering, Mustansiriyah University, Baghdad, Iraq

# Article Info ABSTRACT Article history: This paper investigates the low order harmonics of a simplified approach to generate high quality sinusoidal pulse width modulation (SPWM) waveform

Received Nov 29, 2021 Revised Feb 16, 2022 Accepted Mar 7, 2022

### Keywords:

Closed loop VSI High quality PWM PIC microcontroller Sinusoidal pulse width modulation Voltage control This paper investigates the low order harmonics of a simplified approach to generate high quality sinusoidal pulse width modulation (SPWM) waveform produced by voltage source inverter (VSI). Programmable interface controllers (PIC) microcontroller was chosen to produce the signals in Real time with voltage feedback to control the puls width during direct current (DC) link voltage reduction. The research considered simplicity, durability, and reliability as conditions. The proposed technique was successfully passed one of the biggest challenges which is time criteria presence due to execution time of the feedback loop and the transient time required for power electronics switches to turn fully off and on, known as dead time. The proposed technique can be considered as practical, high feasibility according to economic point of view and its accuracy to the input variables. The pseudocode, algorithm, and flowchart for closed loop real time voltage control to produce SPWM system using microcontroller was explained, illustrated and verified. The desired objectives were accomplished to achieve system that is able to generate high quality real-time SPWM with closed loop control.

This is an open access article under the <u>CC BY-SA</u> license.



# Corresponding Author:

Ali Hussein Al-Omari Electrical Engineering Departement, Faculty of Engineering, Mustansiriyah University Palestine Street, Baghdad, Iraq Email: ali.jabbar@uomustansiriyah.edu.iq

#### 1. INTRODUCTION

Pulse width modulation (PWM) is widely used in power electronics to produce sinusoidal waveform (SPWM), this procedure allows to digitize the system so that the sequence of voltage pulses can be generated by the on and off stats of the power switches [1]. The pulse width modulation techniques in inverters have been the main choice in power electronics for decades, because of its circuit simplicity, excellent control stability, small size and light weight [2], [3]. PWM in voltage source inverter (VSI) with different switching techniques are commonly used in industrial applications and many of these techniques are based on analogue scheme except only few used digital.

Recently, with the orientation for renewable energy, new control techniques were needed. These techniques should be applicable, reliable, and economical in constriction and in power consumption, these requirements can be fulfilled in proficient way with the help of using programmable interface controllers (PIC) microcontrollers with proper interface [4]–[7]. The inverter technology is becoming more exensive with the spread of renewable energy sources such as photovoltaic and wind generation [8], this spread compined with technological demand required a continuous improvement in the field [9]. Sinusoidal pulse width modulation (SPWM) waveform consists of sequence of pulses in both positive as well as negative. These pulses have fixed amplitude with adjustable switching intervals as shown in Figure 1. The aim is to

generate a train of pulses that can reconstract the fundamental waveform with an exact amplitude and frequency.



Figure 1. SPWM waveform

The assumption of symmetry around quarter of sine waveform, in Figure 1, guarantees that the even harmonics  $(2^{nd} \text{ and } 4^{th})$  will be zero, where all other harmonics will be either in phase or anti-phase with the fundamental. This assumption leads to admit that only odd harmonics do exist. Assuming that the PWM waveform is chopped times per half a cycle, the Fourier coefficients of odd harmonics are given by (1) [10]-[13].

$$f(wt) = \sum_{n=1,3,5\dots}^{\infty} bn \cdot \sin(nwt) \tag{1}$$

Where,

$$b_n = \frac{4V_{dc}}{n\pi} \sum_{n=1}^{\infty} \cos\left(nwt\right) \tag{2}$$

 $b_n$ : is the magnitude of the nth harmonic, n = 1, 3, 5... odd harmonic of angular frequency  $n\omega$ , while  $\omega$  is the angular frequency of the fundamental component and  $V_{dc}$  is the amplitude of the square wave.

Several techniques to generate SPWM such as delta, delta-sigma, selective harmonic elimination, and space vector control are based on shifting signal harmonics frequency up to the carrier frequency and the decisive point between them is how much high residual harmonics can be produced or losses value by each method. When carries frequency is selected two points must be taking into consideration according to the frequency modulation ratio ( $m_f$ ) value as in (2) [14].

$$m_f = \frac{f_{PWM}}{f_1} \tag{3}$$

Where, f<sub>PWM</sub> and f<sub>1</sub> are PWM carrier frequency and fundamental frequency, respectively.

Firstly, attention need to be taken, where if  $m_f$  is not an integer, there will be a chance to produce subharmonics at output voltage. Secondly, if  $m_f$  is not odd, direct current (DC) component may exist and even harmonics can be presented at output voltage. While signals that contains carrier frequency can be easily filtered using low pass filter. However, the output transformer leakage reactances with a shunt capacitor are the main elements. Unfortunately, if DC component is presented at the output, it can cause big portion of losses.

Recently, generating SPWM waveform using microcontrollers to fed converters was a field of study for many researchers' and various techniques was implemented [1], [15]–[17]: i) Applying a mathematical expression such as Taylor series as (4):

$$e^{x} = 1 + \frac{x}{1!} + \frac{x^{2}}{2!} + \cdots, \text{ for } -\infty \le x \le \infty,$$
 (4)

taking into consideration machine cycle period per instruction is one microsecond then total execution time required to apply Taylor expression in (3) for first three terms there will be more than ten microseconds (usually up to seven iterations as a minimum value); ii) Generating waveform from previous stored values for SPWM and recall these values regardless to feedback rate to prevent extra execution time; and iii) Storing multiple SPWM values and recall a string of value for execution according to feedback rate and that can cause missing of linearity (due to low quantization with respect to feedback). Prior to the previous, all mentioned techniques can either caused huge time delay that lack the system from continues operation or fail to reach linear variation to the generated waveform according to the feedback.

#### 2. PROPOSED TECHNIQUE

Produce modified recursive algorithm to reduce the computational complexity for online calculation when producing SPWM, is present in this work. The proposed technique should overcome the previous mentioned obstacles and will provide the following characteristics: i) Linearity of the voltage control, when feedback is implemented; ii) Low value of low-order harmonics at the output voltage; iii) Sufficient time allowance for proper operation of the inverter switches and control system; and iv) Continuity to generate the waveform without interrupt when feedback value changes.

Low cost eight-bit 16F877A PIC microcontroller [18] running at 20 MHz clock frequency with tenbit resolution ADC, two 8-bit timers, one 16-bit timer, two analogue comparators and two capture compare PWM (CCP) shown in Figure 2 was selected to generate 50 Hz SPWM. Generating SPWM waveform such as in Figure 3, will be restricted to four parameters that are microcontroller clock frequency, execution time required per instruction, prescaler timers' value that is used and the 28-bit address length.



**V** (Byte) **256 Fundamental** π=128 Byte 10% 55% 80% 0 **256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 256 266 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 276 2** 

Figure 2. Simplified block diagram of PWM pinout inside the microcontroller

Figure 3. Generated SPWM from microcontroller

The proposed method based on dividing the address into two parts each 128 byte will represents 10 ms or half cycle of the sine wavein the other hand the sine wave magnitude is likewise segmented into two parts each 128 byte, as shown in Figure 4. The major section of the address executes the signal and only small fraction is added as a correction parameter. The correction parameter value changes in proportion to error value of the feedback and that will be added only when correction is required, as shown in the flowchart Figure 5.

The execution of SPWM algorithm requires three timers, the first one to hold the output for 10mSec (for half cycle), the second to count (128  $\mu$ Sec) till next duty cycle value while the third is needed to count between each pulse of PWM. For appropriate PWM timing value, two factors must be taken into considerations during the configuration of the timer module, which are "MCU clock Frequency and MCU bit's value" f<sub>osc</sub>=20 MHz, Oscillator period T<sub>osc</sub>=50 nSec.

Usually in wide range industrial inverters that are using analogue controllers, the carrier frequency of SPWM waveform is 7 kHz thus selected PWM frequency will be within the range of 7.8125 kHz (this value selected integer timer value). According to mention previously time period will divide into 256 bytes= $2^8$ . Maximum possible timer clock frequency= $7812.5 \times 2^8 = 2$  MHz.

$$T \operatorname{arg} et time \ prescaler \ value = \frac{Bus \ clock \ frequency}{Timer \ clock \ frequency}$$
$$= \frac{20 \ MHz}{2 \ Mhz} = 10 \ bytes \ (timer \ 1 \ value) \tag{5}$$

Available prescaler timer values =  $\{2, 4, 8, 16 \dots 2^{16}\}$ .

At this point, it is possible to select a divider rate from the listed values above, the value that equal to the result or closest greater value to the target prescaler timer value. For this case study, the prescaler can be set at 16 though only 10 bytes will be used. Sequentially to configure the second timer module for duty cycle, the period of the PWM signal in relation to the number of timer pulses during each PWM cycle must be calculated, once this value is calculated the output compare register values (the timer rate for generating the pulses) can be found as (6).

 $PWM \ period = 1/7812.5 \ Hz = 128 \ \mu Sec, \ and,$   $PWM \ Period = [(Timer \ 1 \ prescal \ value) + 1] \times 4 \ Tosc \ (Timer \ 2 \ prescal \ value)$  $128 \times 10^{-6} = (2^2 + 1) \times 4 \times 50 \times 10^{-9} \times TP2$ (6)

TP2= $2^7$  bit, while duty cycle will be obtained from Table 1.

PWM resolution is limited by the OSC clock frequency and PWM frequency as explained by (7).

$$resolution = \frac{\log\left(\frac{f_{OSC}}{f_{PWM}}\right)}{\log 2} byte$$
(7)

Where,  $f_{OSC}$  is the microcontroller clock frequency. While, *PWM resolution* =  $\frac{log(\frac{20 E6}{7.8125 E3})}{log2} \approx 11$  byte

Reducing PWM frequency to minimum value (4.3 kHz) can increase PWM waveform resolution by one byte and can reduce switching frequency, but unfortunately this can increase the low order harmonics value which increases parasitic losses and rise the requirement for increasing storage capacity for pseudocode. Yet the proposed technique required nine steps only to achieve the required resolution to reach the desired duty cycle. Sin wave in Figure 4 consists of Figure 4(a) shows how the half cycle of the sine wave is modified to be in bytes scale while Figure 4(b) shows the duty cycle value with respect to time base in bytes, during rated operation of the power inverter the duty cycle will not exceed 79% which is equal to 100 byte, this value is increasable to 128 byte in linear manner according to the feedback rate [19].



Figure 4. Sine wave: (a) In byte cycle and (b) In duty cycle

Then the Produced SPWM waveform quality can be evaluated with respect THD "total harmonic distortion" by utilizing (8) [20]–[22].

$$THD = \frac{\sqrt{\sum_{n=2}^{\infty} h_n^2}}{h_n} \tag{8}$$

# 3. ALGORITHM OF THE PROPOSED WORK

Taking advantage of micro-C language simplicity with the help of MPLAB; pseudocode was written and compiled to HEX code, flowchart in Figure 6 represents the running steps of the pseudocode. The produced switching angles are shown in Table 1. As shown in Figure 5, the code is divided into two parts; main and subroutine: The main part is responsible of configure fuses specified for PIC microcontroller 16F877A, reading the analog to digital conversion (ADC) value, and modified ADC, interleave dead time required for switches and calculating duty cycle value with respect to feedback value. While subroutine is responsible to execute PWM according to D duty cycle and counting eight-byte delay between each on pulse. Modifying ADC value from ten byte to eight bytes is easily done using (9).

$$ADC_{new} = ADC_{old} \ x \ 0.25 \tag{9}$$

The 0.25 indicate the ratio of 256 byte to 1024 byte. To find the duty cycle according to feedback value (10) can be used.

$$D_{new} = D_{old} \times ADC_{new} \frac{128}{256} \tag{10}$$

Duty cycle value will be recalculated each time of starting of PWM stream at 0°, calculation time required to find the new ADC value and duty cycle value is imposed to interleave dead time at the 0° while timer will be called to interleave dead time at  $\pi$  or 128 bytes according to Table 1.



Figure 5. Flowchart of the executed pseudocode

| Table 1. The generated half cycle sine wave table |          |          |        |                |             |  |  |  |
|---------------------------------------------------|----------|----------|--------|----------------|-------------|--|--|--|
| Degrees $(\alpha)$                                | Y P.U    | X-Byte   | Y-Byte | Duty cycle (%) | Time (mSec) |  |  |  |
| 0                                                 | 0        | 0        | 0      | 0              | 0           |  |  |  |
| 10                                                | 0.173648 | 7.111111 | 17     | 13.38583       | 555.5556    |  |  |  |
| 20                                                | 0.34202  | 14.22222 | 34     | 26.77165       | 1111.111    |  |  |  |
| 30                                                | 0.5      | 21.33333 | 50     | 39.37008       | 1666.667    |  |  |  |
| 40                                                | 0.642788 | 28.44444 | 64     | 50.3937        | 2222.222    |  |  |  |
| 50                                                | 0.766044 | 35.55556 | 77     | 60.62992       | 2777.778    |  |  |  |
| 60                                                | 0.866025 | 42.66667 | 87     | 68.50394       | 3333.333    |  |  |  |
| 70                                                | 0.939693 | 49.77778 | 94     | 74.01575       | 3888.889    |  |  |  |
| 80                                                | 0.984808 | 56.88889 | 98     | 77.16535       | 4444.444    |  |  |  |
| 90                                                | 1        | 64       | 100    | 78.74016       | 5000        |  |  |  |
| 100                                               | 0.984808 | 71.11111 | 98     | 77.16535       | 5555.556    |  |  |  |
| 110                                               | 0.939693 | 78.22222 | 94     | 74.01575       | 6111.111    |  |  |  |
| 120                                               | 0.866025 | 85.33333 | 87     | 68.50394       | 6666.667    |  |  |  |
| 130                                               | 0.766044 | 92.44444 | 77     | 60.62992       | 7222.222    |  |  |  |
| 140                                               | 0.642788 | 99.55556 | 64     | 50.3937        | 7777.778    |  |  |  |
| 150                                               | 0.5      | 106.6667 | 50     | 39.37008       | 8333.333    |  |  |  |
| 160                                               | 0.34202  | 113.7778 | 34     | 26.77165       | 8888.889    |  |  |  |
| 170                                               | 0.173648 | 120.8889 | 17     | 13.38583       | 9444.444    |  |  |  |
| 180                                               | 1.23E-16 | 128      | 0      | 0              | 10000       |  |  |  |

| Table 1. | The generated | half cycle | sine wave | table |
|----------|---------------|------------|-----------|-------|
|          |               |            |           |       |

Indonesian J Elec Eng & Comp Sci, Vol. 26, No. 3, June 2022: 1258-1265

# 4. RESULTS AND DISCUSSION

Pseudocode was created and downloaded to the microcontroller according to the flowchart shown in Figure 5. Figures 6(a) to 6(f) show the output voltage waveform and its FFT correspond. Where the output waveform vary according to the feedback value and each sub-figure demonstrates the effect of changing by one-volt in the ADC input. This change affects the harmonic contain in the output voltage as presented. Figure 7 shows the fundamental, 3<sup>rd</sup> harmonic and 5<sup>th</sup> harmonic magnitude variation with respect to the input deviation step change, it is clear that the relation of deviation is linear to the voltage change of the feedback.

The generated waveform has THD value swaying between 11%-9% subject to vary according to the feedback voltage, during all cases where the harmonic exceded the limits of IEEE 519. However, the performance demonstrate better voltage quality in comparison to [15], [16], [23], [24]. Likewise, the proposed technique is at lower cost in comparison to other advanced technique such as in [25]. Figure 8 shows SPWM for quarter cycle and the imposed dead time required for semiconductors devices to mitigate the transient period of the switching.



Figure 6. Voltage Fed to the feedback (a) no voltage presented, (b) one volt, (c) two volts, (d) three volts, (e) four volts, and (f) five volts

f 1 4.00nV



Dead Time Dead Time Time 5.000

STOP

Figure 7. Harmonics in output vs feedback voltage

Figure 8. Dead time in SPWM waveform

#### 5. CONCLUSION

According to the results, the proposed algorithm requires short time 300  $\mu$ Sec to complete calculation in comparison to other techniques that requires milliseconds as mentioned when implementing Taylor equation. The paper presented a contribution to produce SPWM with ability to change PWM switching angles with respect to feedback value in linear relation in compression to other techniques. The proposed technique uses the dead time delay required to ensure power electronics switches are fully off to count the waveform back to 0°. The proposed algorithm produces the SPWM with low magnitude of low order harmonics and low THD where it can be evaluated as high-quality signal was presented and by compairing the FFT result to other paper. Finally, proposed technique fulfills the requirements of simplicity, reliability, and low cost in comparison to other conventional techniques.

# **ACKNOWLEDGEMENTS**

Authors would like to thank Mustansiriyah University for providing help and support.

#### REFERENCES

- A. A. Qazalbash, A. Amin, A. Manan, and M. Khalid, "Design and implementation of microcontroller based PWM technique for sine wave inverter," in 2009 International Conference on Power Engineering, Energy and Electrical Drives, Mar. 2009, pp. 163– 167, doi: 10.1109/POWERENG.2009.4915171.
- [2] J. Lei and J. Sa, "Design and implementation of a single-phase bipolar SPWM inverter power supply based on STM32," in 2020 3rd International Conference on Advanced Electronic Materials, Computers and Software Engineering (AEMCSE), Apr. 2020, pp. 641–644, doi: 10.1109/AEMCSE50948.2020.00140.
- [3] Q. Zhiyuan, W. Jingming, and Y. Guochen, "Single phase sinusoidal wave inverter based on BP neural network for small wind power system," in 2014 IEEE 7th Joint International Information Technology and Artificial Intelligence Conference, Dec. 2014, pp. 79–82, doi: 10.1109/ITAIC.2014.7065009.
- [4] J. A. Mohammed, "Performance study of a modified sine wave inverter," *Eng. Technol. J.*, vol. 28, no. 2, pp. 399–415, 2010, [Online]. Available: https://etj.uotechnology.edu.iq/article\_26957.html.
- [5] S. Ganguly, A. Sadhukhan, P. K. Gayen, and S. Dolui, "Hardware implementation of single-phase full-bridge VSI switched by PSO based SHEPWM signals using embedded PIC microcontroller," in 2017 IEEE Calcutta Conference (CALCON), Dec. 2017, pp. 341–346, doi: 10.1109/CALCON.2017.8280752.
- [6] N. Larbi, M. . Brahami, I. . Bousmaha, and B. Mostefa, "Design and implementation of single phase solar inverter based on microcontroller 16F628A," in 2015 4th International Conference on Electrical Engineering (ICEE), Dec. 2015, pp. 1–4, doi: 10.1109/INTEE.2015.7416823.
- M. Y. Tarnini, "Microcontroller based single phase inverter," in 2013 13th Mediterranean Microwave Symposium (MMS), Sep. 2013, pp. 1–5, doi: 10.1109/MMS.2013.6663113.
- [8] L. Shanfeng and H. Chaolong, "The design of full bridge inverter based on STM32," J. Dongguan Univ. Technol., 2016, [Online]. Available: https://en.cnki.com.cn/Article\_en/CJFDTotal-DGLG201603006.htm.
- W. Zhaoan and L. Jinjun, "Power electronics technology," in University Teaching Materials Xinhua Bookstore, 5th ed., Beijing Machinery Inductrial Press, 2013.
- [10] M. H. Rashid, "Devices, circuits, and applications," in *Power Electronics Handbook*, 3rd ed., Butterworth-Heinemann publications, 2011.
- [11] M. R. Banaei, R. S. Varzeghan, M. R. J. Oskuee, and B. N. Khezerlu, "Line voltage THD optimization using cuckoo optimization algorithm based neural network trained with imperialist competition algorithm," 2016.
- [12] M. Z. Aihsan, R. B. Ali, and J. H. Leong, "Design and implementation of single-phase modified SHEPWM unipolar inverter," in 2015 IEEE Conference on Energy Conversion (CENCON), Oct. 2015, pp. 337–342, doi: 10.1109/CENCON.2015.7409565.
- [13] A. P. Beltran Riveros, F. Esteban Martinez Lopez, and O. D. Florez Cediel, "A computer tool for current selective harmonic elimination technique applied in low voltage power systems," in 2018 IEEE 1st Colombian Conference on Applications in Computational Intelligence (ColCACI), May 2018, pp. 1–6, doi: 10.1109/ColCACI.2018.8484846.

- [14] G. M. More and M. Gallop, "PWM Generation Using HCS12 Timer Channels," MCD Applications, East Kilbride, 2006. https://www.nxp.com/docs/en/application-note/AN2612.pdf.
- [15] M. U. Rafique, S. Aslam, and J. Anwer, "Implementation of a novel microcontroller-based voltage source sine-wave inverter," in 2011 Frontiers of Information Technology, Dec. 2011, pp. 167–172, doi: 10.1109/FIT.2011.38.
- [16] A. Al-Omari, M. Z. Ahmed, and D. T. Bearne, "A new method for grid-tie inverters synchronization based on RDFT with linear approximation," in 2015 IEEE 11th International Conference on Power Electronics and Drive Systems, Jun. 2015, pp. 626–629, doi: 10.1109/PEDS.2015.7203462.
- [17] J. A. Mohammed, A. H. Jabbar, and M. K. Edan, "A high quality output voltage for HEPWM of single phase AC motor drive," *Eng. Tech. J.*, vol. 27, no. 5, 2009, [Online]. Available: https://www.iasj.net/iasj/download/473d8b119a4be3e0.
- [18] Microchip Co., "PIC16F87XA Data Sheet," *Microchip Technology Inc.*, 2003. https://ww1.microchip.com/downloads/en/devicedoc/39582b.pdf.
- [19] J. Olamaei, M. Karimi, and T. Farhoudi, "Solving line voltage THD minimization problem in multilevel inverter's with constant dc voltage sources using teaching-learningbased optimization," 2017, [Online]. Available: https://www.scientificbulletin.upb.ro/rev\_docs\_arhiva/rez3fb\_833564.pdf.
- [20] M. R. Khalil, L. A. Mohammeed, and L. A. Y. A. Hbeti, "Harmonic Elimination of D.C to A.C converters using embedded design techniques," in 2020 International Conference on Advanced Science and Engineering (ICOASE), Dec. 2020, pp. 43–48, doi: 10.1109/ICOASE51841.2020.9436598.
- [21] K. Yang et al., "Real-time switching angle computation for selective harmonic control," IEEE Trans. Power Electron., vol. 34, no. 8, pp. 8201–8212, Aug. 2019, doi: 10.1109/TPEL.2018.2881448.
- [22] E. H. Aboadla et al., "Effect of duty cycle on THD for multilevel inverter based on selective harmonic elimination technique," in 2018 7th International Conference on Computer and Communication Engineering (ICCCE), Sep. 2018, pp. 56–61, doi: 10.1109/ICCCE.2018.8539330.
- [23] S. S. Raghuwanshi, V. Khare, and K. Gupta, "Analysis of SPWM VSI fed AC drive using different modulation index," in 2017 International Conference on Information, Communication, Instrumentation and Control (ICICIC), Aug. 2017, pp. 1–6, doi: 10.1109/ICOMICON.2017.8279070.
- [24] A. Brahmi, G. Chbirik, A. Abounada, and E. mahjoub Boufounas, "Design of SPWM control unit based on microcontroller for photovoltaic inverters," in 2020 1st International Conference on Innovative Research in Applied Science, Engineering and Technology (IRASET), Apr. 2020, pp. 1–5, doi: 10.1109/IRASET48871.2020.9092054.
- [25] H. Zhao, S. Wang, and A. Moeini, "Critical parameter design for a cascaded H-Bridge with selective harmonic elimination/compensation based on harmonic envelope analysis for single-phase systems," *IEEE Trans. Ind. Electron.*, vol. 66, no. 4, pp. 2914–2925, Apr. 2019, doi: 10.1109/TIE.2018.2842759.

#### **BIOGRAPHIES OF AUTHORS**



**Dr Ali H Al-Omari D Si Se P** awarded Ph.D. in electrical engineering from the University of Plymouth, UK, in 2018. He received M.Sc. degree from the University of technology (Iraq) in 2002 on power converter. Dr Ali published many patent on related DC converters. Currently, he is lecturing at Mustansiriyah university in Iraq. His research interests on: grid tie converters, SMPS, motor drives, and electric vehicles. He can be contacted at email: ali.jabbar@uomustansiriyah.edu.iq.



**Dr. Saif Al-Zubaidi D** received PhD from Plymouth University, UK in 2015. He received his master's degree in electrical engineering from the University of Technology, Iraq in 2006. Dr. Al-Zubaidi research interests focused on power conversion techniques, AC motors drives, smart grids, renewable energy developments. He can be contacted at email: dr.saif.al\_zubaidi@uomustansiriyah.edu.iq.